Static information storage and retrieval – Read/write circuit – Testing
Reexamination Certificate
2001-05-08
2004-06-29
Nelms, David (Department: 2818)
Static information storage and retrieval
Read/write circuit
Testing
C365S226000
Reexamination Certificate
active
06757205
ABSTRACT:
FIELD OF THE INVENTION
Testing is an indispensable step in integrated memory manufhewre. Standard tests involve writing data to a memory cell and subsequently reading the memory cell to detect whether the memory cell has retained the data. Normal writing and reading allows the detection of a number of circuit errors in the memory cell, but not all. Additional measures are needed to detect other errors.
BACKGROUND OF THE INVENTION
U.S. Pat. No. 5,835,429 describes a method of testing for weak SRAM memory cells that are unable to retain data permanently, U.S. Pat. No. 5,559,745 discloses a similar test technique. The cells are tested by writing data with lowered word line voltage. The word line voltage controls the conductivity of access transistors that connect the memory cell to the bit lines. By lowering the word line voltage the access transistors are made less conductive during writing. As a result data is written only weakly into the cell. This is sufficient to write into weak memory cells, but insufficient to write into normal, “strong” memory cells. Hence, weak cells show up when data is read from the cells after weak writing.
U.S. Pat. No. 5,930,185 also discloses lowering the word line voltage during writing for test purposes, but in this case defective cells are distinguished from normal cells because the defective cells do not retain the weakly written data.
Newly developed integrated circuit manufacturing processes continuously reduce the dimensions of transistors used in SRAM memory cells. As a result, discrepancies between the parameters of different transistors in the memory cell become relatively more important. It has been found that if the discrepancy is too large, the noise margin of the memory cell is reduced to an unacceptably low level. This is hard to test, because it would take a very long time to determine how all cells in a very large memory respond to noise.
SUMMARY OF THE INVENTION
Amongst others, it is an object of the invention to test the noise margin of static memory cells.
The method of testing SRAM memory cells according to the invention is set forth in claim
1
. According to the invention, data is written into an SRAM memory cell and read back. In between, the ratio between the conductivity of the access transistors and the drive strength of the inverters in the static memory cells is made higher than during the normal mode, for example by applying a voltage outside the power supply range to the word line of the memory cell, so as to make the access transistors more conductive than during normal use, while applying substantially equal voltages to the bit lines.
Thus, the access transistors and the bit lines operate to provide a relatively higher load to the memory cell than in the normal mode. This shifts the voltages in the memory cell, mimicking the result of noise. If the cell has sufficient noise margin, it will return to its original state once the voltage on the wordline is returned to normal. If, not, the state of the memory cell will flip, which is detected by reading the content of the cell. To support such a test, an SRAM device according to the invention contains means for applying a voltage to the wordline outside its normal range in the test mode, while applying substantially equal voltages to the bit lines.
REFERENCES:
patent: 4680762 (1987-07-01), Hardee et al.
patent: 5353256 (1994-10-01), Fandrich et al.
patent: 5559745 (1996-09-01), Banik et al.
patent: 5629943 (1997-05-01), McClure
patent: 5835429 (1998-11-01), Schwarz
patent: 5930185 (1999-07-01), Wendell
patent: 6192001 (2001-02-01), Weiss et al.
patent: 6212115 (2001-04-01), Jordan
patent: 6252820 (2001-06-01), Nakamura
patent: 0590982 (1994-04-01), None
patent: 0731471 (1996-09-01), None
Koninklijke Philips Electronics , N.V.
Le Thong
Nelms David
Waxler Aaron
LandOfFree
Device with integrated SRAM memory and method of testing... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Device with integrated SRAM memory and method of testing..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Device with integrated SRAM memory and method of testing... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3313508