Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-08-15
2002-10-29
Lebentritt, Michael S. (Department: 2824)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S653000, C438S675000, C438S763000
Reexamination Certificate
active
06472313
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a method for manufacturing semiconductor devices and, more particularly, to a method for manufacturing a semiconductor device which is capable of preventing pattern shift caused by the reflow of a glass layer during subsequent thermal processes.
DESCRIPTION OF THE PRIOR ART
There has been great progress in the field of integrated circuit (IC) fabrication, with the trend having been to reduce the size of semiconductor devices. In addition, multiple layers of interconnections between devices, such as ULSI (ultra large scale integration) devices, are now used. A subsequent layer is generally formed on an underlying layer. In order to achieve a better topography, a planarization process is quite often used to obtain a planar surface. Thus, planarization is the key way to make sure that a layer has a planar surface. If one of the multiple layers has poor topography, then this results in alignment problems for subsequent layers.
Typically, during the formation of ICs, a glass layer, such as a borophosphosilicate glass (BPSG) layer, is used as an interlayer dielectric. The BPSG layer is applied in liquid form and therefore exhibits good planarization capabilities. The BPSG layer is also a silicon oxide layer, with specific concentrations of SiO
2
, B
2
O
3
and P
2
O
5
, and is formed by the silicon oxide layer deposition process to which are added dopant gases, such as phosphine(PH
3
) and diborane(B
2
H
6
).
As the integration of devices is increased, not only are cell regions reduced, but the design rule of a periphery region is also reduced. Therefore, various problems are newly generated in sub-micron devices. For example, conducting patterns, which are formed on the BPSG layer in the periphery region, are moved during the BPSG layer reflow process.
Referring to
FIG. 1
, a conducting pattern
14
formed on a first BPSG layer
100
is shifted, because the first BPSG layer
100
is reflowed in respective thermal steps of depositing and reflowing a second BPSG layer
200
and a third BPSG layer
300
. As a result of the reflowing, the conducting pattern
14
may come in contact with a tungsten plug
15
, which is exposed on a sidewall of a contact hole. In
FIG. 1
, The reference numeral “11” denotes a gate electrode, “12” denotes insulating spacers, “13” denotes an interlayer insulating layer, and the reference numeral “S” denotes a topological variation caused by the reflow of the first BPSG layer
100
in the thermal processes, such as the respective steps of depositing and reflowing the second BPSG layer
200
and the third BPSG layer
300
.
If the conducting pattern
14
is made of a silicide, the conducting pattern
14
is shrunk during the thermal process because the volume of a silicide layer is reduced to 98% at the temperature 800° C. As a result, the extent of the shift is increased.
The first BPSG layer
100
is more excessively reflowed in a region where the topological difference is high. Therefore, an unintended interconnection between conducting patterns is generated.
FIG. 2
shows the shifting distance of conducting patterns on a first BPSG layer both in a cell region and a periphery region after a subsequent reflowing process. As shown in
FIG. 2
, the shifting phenomenon was not observed in the cell region, but only in the periphery region, depending on the topological difference. After the full reflowing process, the shifting distance of the conducting pattern on the first BPSG layer was greater than 0.3 &mgr;m.
The conventional method to prevent the reflowing of the first BPSG layer during subsequent thermal processes is to form a TEOS(tetraethylortho silicate) layer having more thermal stability on the BPSG layer. However, the conventional method cannot effectively prevent the shift of the conducting pattern.
SUMMARY OF THE INVENTION
It is, therefore, an object of the present invention to provide a semiconductor device formation method for preventing pattern shift caused by the reflow of a BPSG layer in subsequent thermal processes.
In accordance with an aspect of the present invention, there is provided a method for manufacturing a semiconductor device having multiple layers, by using silicate glass layers for planarizing, comprising steps of a) preparing a substrate provided with lower structures; b) forming an insulating layer over the substrate, wherein the insulating layer is not flowed at reflow temperature of the glass layers; c) forming a first silicate glass layer on the insulating layer; d) selectively removing the first silicate glass, wherein parts of the insulating layers are exposed; and e) forming conducting patterns on the insulating layer in such a way that the conducting patterns are directly contacted with the parts of the insulating layer.
REFERENCES:
patent: 5087591 (1992-02-01), Teng
patent: 5094900 (1992-03-01), Langley
patent: 5225372 (1993-07-01), Savkar et al.
patent: 5652182 (1997-07-01), Cleeves
patent: 5981377 (1999-11-01), Koyama
patent: 6218289 (2001-04-01), Wu
Hyundai Electronics Industries Co,. Ltd.
Jacobson & Holman PLLC
Lebentritt Michael S.
LandOfFree
Device formation method for preventing pattern shift caused... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Device formation method for preventing pattern shift caused..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Device formation method for preventing pattern shift caused... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2999427