Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2006-04-20
2008-03-18
Whitmore, Stacy (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C716S030000, C716S030000
Reexamination Certificate
active
07346877
ABSTRACT:
This method for decoupling capacitance analysis improves upon existing techniques to attempt to give a more accurate representation of the power supply fluctuations on a chip while keeping runtime comparable. This method employs the following techniques;a) a method for descending through hierarchy and dividing the design into a variable sized grid;b) an algorithm to determine which grid locations of a design don't have enough decoupling capacitors for all of the devices in that grid location;c) an algorithm to determine which grid locations are subject to harmful neighboring effects; andd) a method to display the results of the calculations in a graphical manor to allow easy identification of problem areas.
REFERENCES:
patent: 6085032 (2000-07-01), Scepanovic et al.
patent: 6323050 (2001-11-01), Dansky et al.
Berry Christopher J.
Smith Howard H.
Underwood Richard P.
Wagstaff Alan P.
Augspurger Lynn L.
International Business Machines - Corporation
Whitmore Stacy
LandOfFree
Decoupling capacitance analysis method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Decoupling capacitance analysis method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Decoupling capacitance analysis method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3965244