Active solid-state devices (e.g. – transistors – solid-state diode – Physical configuration of semiconductor – With peripheral feature due to separation of smaller...
Reexamination Certificate
2008-09-02
2008-09-02
Hoang, Quoc D (Department: 2892)
Active solid-state devices (e.g., transistors, solid-state diode
Physical configuration of semiconductor
With peripheral feature due to separation of smaller...
C438S459000, C216S053000, C156S250000, C257SE21600
Reexamination Certificate
active
11374377
ABSTRACT:
An array of grooves (23) is formed in a first side (12) of a wafer (10) during a wafer processing method. A back grinding tape (16) is adhered to the first side. An amount of material is removed from the second side (20) of the wafer. An adhesive layer (30) is applied to the second side. Dicing tape (24) is applied to the adhesive layer to create a first wafer assembly (32). The first wafer assembly is supported on a support surface (34) with the dicing tape facing the support surface and the back grinding tape exposed. The back grinding tape is removed and the adhesive layer is severed through the array of grooves to create individually removable die (28).
REFERENCES:
patent: 5140404 (1992-08-01), Fogal et al.
patent: 5218229 (1993-06-01), Farnworth
patent: 5323060 (1994-06-01), Fogal et al.
patent: 5372883 (1994-12-01), Shores
patent: 5776799 (1998-07-01), Song et al.
patent: 5945733 (1999-08-01), Corbett et al.
patent: 6265763 (2001-07-01), Jao et al.
patent: 6340846 (2002-01-01), LoBianco et al.
patent: 6351028 (2002-02-01), Akram
patent: 6388313 (2002-05-01), Lee et al.
patent: 6472758 (2002-10-01), Glenn et al.
patent: 6503821 (2003-01-01), Farquhar et al.
patent: 6569709 (2003-05-01), Deredian
patent: 6593662 (2003-07-01), Pu et al.
patent: 6620651 (2003-09-01), He et al.
patent: 6638865 (2003-10-01), Tanaka
patent: 6650009 (2003-11-01), Her et al.
patent: 6885093 (2005-04-01), Lo et al.
patent: 7078262 (2006-07-01), Yamamoto et al.
patent: 7081678 (2006-07-01), Liu
patent: 7115484 (2006-10-01), Feng
patent: 2003/0038357 (2003-02-01), Derderian
patent: 2003/0038374 (2003-02-01), Shim et al.
patent: 2003/0178710 (2003-09-01), Kang et al.
patent: 2004/0026768 (2004-02-01), Taar et al.
patent: 2005/0090050 (2005-04-01), Shim et al.
Lintec Semiconductor-Related Products Web Site, “Adwill Semiconductor-Related Products”, 1 page, http://www.lintec.co.ip/e-dept/english/adwill/adwill.html, downloaded Mar. 1, 2004.
Lintec Semiconductor-Related Products Web Site, “Products for Dicing Process”, 2 pages, http://www.lintec.co./ip/e-dept/english/adwill/diceproces.html, downloaded Mar. 1, 2004.
Lintec Semiconductor-Related Products Web Site, “Products for back-grinding process”, 1 page, http://www.lintec.co.ip/e-dept/english/adwill/bgproces.html, Downloaded Mar. 1, 2004.
Park Hyun Jin
Park Seung Wook
Aktins Robert D.
ChipPAC, Inc.
Hoang Quoc D
Quarles & Brady LLP
LandOfFree
DBG system and method with adhesive layer severing does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with DBG system and method with adhesive layer severing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and DBG system and method with adhesive layer severing will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3935620