Electronic digital logic circuitry – Multifunctional or programmable – Array
Reexamination Certificate
2001-09-13
2003-07-01
Tokar, Michael (Department: 2819)
Electronic digital logic circuitry
Multifunctional or programmable
Array
C326S041000, C326S037000
Reexamination Certificate
active
06586966
ABSTRACT:
BACKGROUND OF THE INVENTION
This invention relates to a flip-flop for use in applications in which the flip-flop may be optionally bypassed—e.g., as an output latch for programmable logic circuitry whose output may be registered or unregistered. More particularly, this invention relates to such a flip-flop having a low-power mode for use when bypassed.
A flip-flop circuit is a well known and simple circuit for holding the value of an input for at least one clock cycle in a clocked system. For this reason, flip-flops frequently are used as output latches or registers in programmable logic devices. In such an application, the output of a programmable logic element typically is routed to the flip-flop, where it may be made available at the next clock edge, for one full clock cycle, for use by additional logic or as an output of the programmable logic device. It is also typical to provide a bypass route for the output of the programmable logic element, allowing it to be routed asynchronously to additional logic or to a device output.
A common configuration for an output bypass as just described is to route the programmable logic element output both to the input of the flip-flop and to an input of an output multiplexer. The output of the flip-flop also is routed to an input of the output multiplexer, and the multiplexer can be controlled to select either the direct, unregistered logic output or the registered output of the flip-flop. When this configuration is used, the flip-flop, which also is connected to the system clock, continues to switch at every clock cycle, even when the output multiplexer selects the unregistered bypass output. In addition, if the input data vary, that may also cause switching of components within the flip-flop. As a result, the flip-flop consumes power even though it is not being used.
In view of the foregoing it would be desirable to be able to provide a latch circuit that consumes less power in the bypass mode than it does in the latched mode.
SUMMARY OF THE INVENTION
It is an object of the present invention to provide a latch circuit that consumes less power in the bypass mode than it does in the latched mode. This and other objects of the invention are accomplished in accordance with the principles of one aspect of the invention by providing, for example as part of a programmable logic device, a latch circuit that includes a flip-flop that can effectively be turned off if it is bypassed.
In particular, there is provided, in accordance with the present invention, a latch circuit including a flip-flop having a data input, a data output, and a clock input, and a multiplexer including a first input connected to the data input of the flip-flop and a second input connected to the data output of the flip-flop. The latch circuit also has a latch output and a control input for selecting one of the first and second inputs as the latch output. The flip-flop circuit also has a low-power selection input connected to the control input of the multiplexer. When the control input selects the first input as the latch output, the low-power selection input causes the flip-flop to enter a low-power mode.
REFERENCES:
patent: 3473160 (1969-10-01), Wahlstrom
patent: 5122685 (1992-06-01), Chan et al.
patent: RE34363 (1993-08-01), Freeman
patent: 5483178 (1996-01-01), Costello et al.
patent: 5689195 (1997-11-01), Cliff et al.
patent: 5969539 (1999-10-01), Veytsman et al.
patent: 6034541 (2000-03-01), Kopec, Jr. et al.
patent: 6157210 (2000-12-01), Zaveri et al.
patent: 6215326 (2001-04-01), Jefferson et al.
patent: 6294925 (2001-09-01), Chan et al.
patent: 0 167 047 (1986-01-01), None
patent: WO95/16993 (1995-06-01), None
Hwang Chiao Kai
Langhammer Martin
Starr Gregory
Altera Corporation
Fish & Neave
Ingerman Jeffrey H.
Tokar Michael
Tran Anh
LandOfFree
Data latch with low-power bypass mode does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Data latch with low-power bypass mode, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Data latch with low-power bypass mode will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3044559