Semiconductor device manufacturing: process – Making passive device – Stacked capacitor
Reexamination Certificate
2000-08-31
2002-05-21
Chaudhari, Chandra (Department: 2813)
Semiconductor device manufacturing: process
Making passive device
Stacked capacitor
C438S387000, C438S239000, C438S255000
Reexamination Certificate
active
06391735
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to capacitor structures, and more particularly to capacitor container structures for dense memory arrays.
BACKGROUND OF THE INVENTION
Advances in miniaturization of integrated circuits have led to smaller areas available for devices such as transistors and capacitors. For example, in semiconductor manufacture of a memory array for a dynamic random access memory (DRAM), each memory cell comprises a capacitor and a transistor. In a conventional DRAM, pairs of memory cells are located within regions (“memory cell areas”) defined by intersecting row lines (“word lines”) and column lines (“bit lines” or “digit lines”). Accordingly, to increase memory cell density of the memory array, row lines and column lines are positioned with minimal spacing (“pitch”). Using minimal pitch in turn constrains memory cell area.
In conflict with reducing memory cell area is maintaining a sufficient amount of memory cell charge storage capacitance. Each DRAM memory comprises a capacitor for storing charge. A capacitor is two conductors separated by a dielectric, and its capacitance, C, is mathematically determinable as:
C
=(∈
r
∈
o
A
)/
d,
where ∈
o
is a physical constant; dielectric constant, ∈
r
, is a material dependant property; distance, d, is distance between conductors; and area, A, is common surface area of the two conductors.
Thus, to increase capacitance, C, by increasing area, A, the DRAM industry has shifted from planar capacitor structures (e.g., “parallel plate capacitors”) to vertical capacitor structures (e.g., “container capacitors”). As suggested by its name, one version of a “container capacitor” may be envisioned as including cup-shape electrodes, one stacked within the other, separated by a dielectric layer or layers. Accordingly, a container capacitor structure provides more common surface area, A, within a memory cell area than its planar counterpart, and thus, container capacitors do not have to occupy as much memory cell area as their planar counterparts in order to provide an equivalent capacitance.
To increase a container capacitor's capacitance, others have suggested etching to expose exterior surface
9
of capacitor bottom electrode
20
all around each in-process container capacitor
8
A, as illustratively shown in the top plan view of FIG.
1
and in the cross-sectional view of FIG.
2
. This is in contrast to the conventional approach of only using interior surface
2
, as illustratively shown in the cross-sectional view of FIG.
3
.
With respect to
FIG. 2
, capacitor dielectric layer
23
A and capacitor top electrode layer
24
A are deposited on interior surface
2
and exterior surface
9
of capacitor bottom electrode
20
. With respect to
FIG. 3
, capacitor dielectric layer
23
B and capacitor top electrode layer
24
B are deposited on interior surface
2
of capacitor bottom electrode
20
. Accordingly, surface area, A, of container capacitor
8
A of substrate assembly
10
A will be greater than that of container capacitor
8
B of substrate assembly
10
B. By substrate assembly as used herein, it is meant a substrate having one or more layers formed thereon or therein. Moreover, in the current application, the term “substrate” or “semiconductor substrate” will be understood to mean any construction comprising semiconductor material, including but not limited to bulk semiconductive materials such as a semiconductor wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). Further, the term “substrate” also refers to any supporting structure including, but not limited to, the semiconductive substrates described above.
Container capacitor
8
A poses problems for high-density memory array architectures. By high-density memory array architecture, it is meant a memory array with a bit line-to-bit line pitch equal to or less than 0.5 microns. Combined thickness of capacitor dielectric layer
23
A and top capacitor electrode layer
24
A is approximately 50 nm to 150 nm, and space
7
between capacitor bottom electrodes
20
exterior surface
9
and the contact site
5
, indicated by dashed-lines, is approximately 200 nm or less. The contact site
5
designates a contact's current or eventual location. Forming capacitor dielectric layer
23
A and top capacitor electrode layer
24
A all around exterior surface
9
of capacitor bottom electrodes
20
encroaches upon nearby contact sites
5
. While not wishing to be bound by theory, it is believed that this causes an increase in shorts between container capacitor
8
A and contacts. This shorting may be due to diffusion and/or stress migration of material from capacitor top electrode layer
24
A to one or more contacts. Moreover, such shorting may be due to residue left from a contact etch, as is explained below with respect to substrate assembly
10
A.
With respect to substrate assembly
10
A of
FIG. 2
, dielectric layer
60
A is deposited on capacitor top electrode layer
24
A, and then etch mask
61
is deposited and patterned for etching a contact via at the contact site
5
. However, to provide the contact via, a portion of capacitor top electrode layer
24
A and a portion of dielectric layer
23
A at the bottom of the contact via must be cleared. Clearing materials at the bottom of a contact via is more problematic than clearing them at the top where they are more accessible. For example, a photo processes may not be tolerant enough to clear material from the bottom of the via given the via's diameter and depth.
In substrate assembly
10
B of
FIG. 3
, dielectric layer
60
B is deposited before deposition of capacitor top electrode layer
24
B and dielectric layer
23
B. Accordingly, those portions of capacitor top electrode layer
24
B and dielectric layer
23
B to be cleared for forming a contact via at the contact site
5
are more accessible than their counterparts in substrate assembly
10
A.
Thus, there is a need in the art of container capacitors to provide a structure and process therefor which increases capacitance with less likelihood of the above-mentioned problems of shorts. Such structures and processes should also be more able to accommodate process limitations such as photo tolerance.
SUMMARY OF THE INVENTION
Accordingly, the embodiments of the present invention provide capacitor structures and methods for forming them. One exemplary apparatus embodiment includes a cup-shaped bottom electrode defining an interior surface and an exterior surface. A capacitor dielectric is disposed on the interior surface and on portions of the exterior surface. A top electrode is also disposed on the interior surface and on portions of the exterior surface. An insulating layer contacts other portions of the bottom electrode's exterior surface. The top electrode is not deposited between a contact and surrounding bottom electrodes due to the presence of the insulating layer.
Other exemplary apparatus embodiment concern a memory array and, more particularly, a high-density memory array structure. In one exemplary embodiment of this type, a portion of a memory array comprises a contact surrounded by a plurality of container capacitors. Each capacitor has a cup-shaped bottom electrode, a dielectric, and a top electrode. Further, each contact is separated from each bottom electrode by a buffer material such as an insulating layer. Recesses between adjacent bottom electrodes are formed in the insulating layer, and a capacitor dielectric layer and top electrode layer are deposited in those recesses.
Other exemplary embodiments include methods for forming at least one capacitor. One such exemplary embodiment includes providing a plurality of cup-shaped bottom electrodes. A recess or trench between adjacent bottom electrodes is formed, thereby exposing a portion of the adjacent bottom electrodes' exterior surfaces. A capacitor dielectric is deposited at the interior of the cup-shaped bottom electrode as w
Doan Trung T.
Durcan D. Mark
Gonzalez Fernando
Lee Roger R.
Chaudhari Chandra
Fogg Slifer Polglaze Leffert & Jay P.A.
Huynh Yennhu B.
Micro)n Technology, Inc.
LandOfFree
Container capacitor structure does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Container capacitor structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Container capacitor structure will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2891552