Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2000-07-12
2004-08-17
Jackson, Jerome (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S504000, C257S509000, C257S327000, C257S347000, C257S350000, C257S365000, C257S366000
Reexamination Certificate
active
06777753
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to CMOS devices and circuits, and more particularly to methods and apparatus for hardening the same against total dose radiation effects.
2. Description of the Related Art
Radiation can have harmful effects on microelectronics. For years, practitioners have studied the various ways that different types of radiation affect microelectronics, and have attempted to devise ways of eliminating or at least mitigating the problems that these various types of radiation can create for microelectronics. Three major types of ionizing radiation-induced effects are generally recognized as potential interferents with integrated circuits: total dose effects, dose-rate effects, and soft errors (a.k.a. single event effects). Other non-ionizing radiation effects are also well-documented.
Single event effects occur when a high energy particle (such as a cosmic ray, proton, or neutron) changes the state of a particular device in an integrated circuit, thereby causing a loss of information. Single event effects are localized to a particular region of an integrated circuit.
Dose rate effects are caused by the exposure of an entire integrated circuit to a flood of radiation, typically x- or &ggr;-rays. These are typically related to a short burst (ns to ms) of high intensity radiation, such as that emitted by a nuclear detonation. Such exposure can cause temporary, and in some cases permanent, failure in integrated circuits.
Total dose effects in CMOS and NMOS devices are related to the permanent failure of an integrated circuit caused by an accumulation of radiation dose. Such failure results from the trapping of holes produced by ionizing radiation in the insulating SiO
2
region. This can occur in either the gate oxide or the field oxide regions. In modem devices with very thin gate oxides it is far more likely to be the latter. As the name suggests, total dose effects are related to the entire exposure history of integrated circuits—when the total dose exceeds some threshold value, circuit failure is observed. This cumulative nature of total dose effects distinguishes them from single event effects and dose rate effects, which are related instead to short term, transient, phenomena.
For modern commercial CMOS devices, it is known that total dose failure is caused by radiation-generated holes becoming trapped in the field oxide. With increasing dose, a region under the field oxide of the n-channel transistor becomes inverted between the source and the drain, resulting in parasitic leakage currents. Note that the NMOS transistors are the most sensitive part of the CMOS circuit to total dose effects.
Efforts have been made to harden CMOS devices and circuits against total dose effects. Methods include implanting ions into and under oxide layers, introducing defects into oxide layers, and thinning oxide layers. However, because of their invasive nature they are difficult to implement with acceptable device yields. Moreover, these methods all add complex steps to the manufacturing process.
SUMMARY OF THE INVENTION
Accordingly, it is an object of this invention to provide a simple, cost effective method for mitigating total dose effects in CMOS circuits.
It is a further object of this invention to achieve this mitigation without changing the layer structure of the device, such as layer thinning, implantation, or damaging the layers, so that the high performance of the circuit is maintained.
These and additional objects of the invention are accomplished by the structures and processes hereinafter described.
An aspect of the present invention is a CMOS or NMOS device having one or more n-channel FETs disposed on a substrate, the device being resistant to total dose radiation failures, the device further including a negative voltage source, for applying a steady negative back bias to the substrate of the n-channel FETs to mitigate leakage currents in the device, thereby mitigating total dose radiation effects.
Another aspect of the present invention is a method for operating a CMOS or NMOS device to resist total dose radiation failures, the device having one or more n-channel FETs disposed on a substrate, including the steps: (a) disposing the CMOS or NMOS device in a radiation environment, the radiation environment delivering a dose on the order of tens or hundreds of krad (Si) over the period of use of the CMOS device; and (b) applying a steady negative back bias to the substrate of the NMOS FETs, at a voltage for mitigating leakage currents about the n-channel FETs.
REFERENCES:
patent: 4460835 (1984-07-01), Masuoka
patent: 4506436 (1985-03-01), Bakeman, Jr. et al.
patent: 4670670 (1987-06-01), Shoji
patent: 5103277 (1992-04-01), Caviglia et al.
patent: 5289025 (1994-02-01), Lee
patent: 5289027 (1994-02-01), Terrill et al.
patent: 5422507 (1995-06-01), Wanlass
patent: 5501011 (1996-03-01), Pellet
patent: 5521524 (1996-05-01), Houston
patent: 5564573 (1996-10-01), Palm et al.
patent: 5636133 (1997-06-01), Chesebro et al.
patent: 5647018 (1997-07-01), Benjamin
patent: 5682118 (1997-10-01), Kaenel et al.
patent: 5767549 (1998-06-01), Chen et al.
patent: 5831865 (1998-11-01), Berezin et al.
patent: 5850090 (1998-12-01), Oashi et al.
patent: 5870312 (1999-02-01), Scepanovic et al.
patent: 6121651 (2000-09-01), Furukawa et al.
patent: 6274914 (2001-08-01), Park et al.
patent: 6583470 (2003-06-01), Maki et al.
Jackson Eric
Summers Geoffery
Xapsos Michael
Forman Rebecca L.
Jackson Jerome
Karasek John J.
Nguyen Joseph
The United States of America as represented by the Secretary of
LandOfFree
CMOS devices hardened against total dose radiation effects does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with CMOS devices hardened against total dose radiation effects, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS devices hardened against total dose radiation effects will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3319583