Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates
Patent
1994-12-29
1996-09-24
Westin, Edward P.
Electronic digital logic circuitry
Clocking or synchronizing of logic stages or gates
327292, 326 11, H03K 1900
Patent
active
055594590
ABSTRACT:
A clock signal generation arrangement for generating clocking signals for use in a fault-tolerant computer system generates a timing signal in response to a common clock signal. The clock signal generation arrangement comprises a system clock signal generator and a clock signal recovery circuit interconnected by a plurality of clock signal transfer lines. The system clock signal generator generates, in response to a common clock signal, a plurality of system clock signals preferably of uniform frequency and phase for transmission over a like plurality of clock signal transfer lines. The clock signal recovery circuit receives the system clock signals from the clock signal transfer lines and generates a unitary timing signal. The clock signal recovery circuit includes a voting circuit, a latch circuit and a latch control circuit. The voting circuit generates a voted clock signal having signal transitions that are generally aligned with transitions of a majority of the system clock signals. The latch circuit has alternating set and reset conditions in response to transitions of the voted clock signal, and generates the timing signal to have transitions corresponding to the latch circuit's respective set and reset conditions. Finally, the latch control circuit inhibits the latch circuit from transitioning between its set and reset conditions for a selected time period after a previous transition therebetween, so that the latch circuit will be insensitive to noise in the voted clock signal following such a transition.
REFERENCES:
patent: 3900741 (1975-08-01), Fletcher
patent: 4239982 (1980-12-01), Smith
patent: 4375683 (1983-03-01), Wensley
patent: 4839855 (1989-08-01), Van Driel
patent: 4984241 (1991-01-01), Truong
patent: 5036221 (1991-07-01), Brucculeri et al.
patent: 5239215 (1993-08-01), Yamaguchi
Back Paul R.
Carlin Paul R.
Lamb Joseph M.
Jordan Richard A.
Sanders Andrew
Stratus Computer, Inc.
Westin Edward P.
LandOfFree
Clock signal generation arrangement including digital noise redu does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock signal generation arrangement including digital noise redu, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock signal generation arrangement including digital noise redu will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1931473