Electrical computers and digital processing systems: support – Clock – pulse – or timing signal generation or analysis
Reexamination Certificate
2007-04-17
2007-04-17
Lee, Thomas (Department: 2115)
Electrical computers and digital processing systems: support
Clock, pulse, or timing signal generation or analysis
C713S400000
Reexamination Certificate
active
10127297
ABSTRACT:
A user circuit unit is configured by a gate array, a PLL circuit is configured in a microprocessor macro unit, a clock frequency output from the PLL circuit in the microprocessor macro unit is directly distributed to a user circuit unit (CLK3), and the clock frequency distributed to the user circuit unit is distributed to the microprocessor macro unit through a frequency divider configured by the user circuit unit.
REFERENCES:
patent: 5396599 (1995-03-01), Cobbs et al.
patent: 5774699 (1998-06-01), Nagae
patent: 6211715 (2001-04-01), Terauchi
patent: 6249893 (2001-06-01), Rajsuman et al.
patent: 6532530 (2003-03-01), Kim et al.
patent: 6564329 (2003-05-01), Cheung et al.
patent: 6617893 (2003-09-01), Born et al.
patent: 07-105173 (1995-04-01), None
patent: 07-295956 (1995-11-01), None
patent: 09-128107 (1997-05-01), None
patent: 11-272644 (1999-10-01), None
patent: 2000-100952 (2000-04-01), None
patent: 2000-165234 (2000-06-01), None
patent: 2000-243939 (2000-09-01), None
patent: 2000-311943 (2000-11-01), None
patent: 2001-022692 (2001-01-01), None
Aoki Yoshitaka
Hikiba Rumi
Ida Nobuo
Nakajima Yoshinobu
Bae Ji H.
Katten Muchin & Rosenman LLP
Lee Thomas
NEC Electronics Corporation
LandOfFree
Clock distribution circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock distribution circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock distribution circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3793240