Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates
Patent
1998-06-12
2000-02-29
Tokar, Michael
Electronic digital logic circuitry
Clocking or synchronizing of logic stages or gates
326 46, H03K 190175
Patent
active
06031396&
ABSTRACT:
A synchronizing circuit processes a plurality (N) of input signals to generate a synchronizing circuit output signal, and provides the synchronizing circuit output signal synchronous to a system clock, wherein the N input signals are asynchronous to the system clock. Input stage circuitry samples the N asynchronous input signals. Combinatorial logic circuitry receives and combines the sampled asynchronous input signals to generate the synchronizing circuit output signal. First polarity edge flip flop circuitry to receive, as first polarity edge flip flop input, a first output of at least a first portion of the combinatorial logic circuitry, wherein the first polarity edge flip flop circuitry processes the first polarity edge flip flop input responsive to a first polarity edge of the system clock signal to provide a first polarity edge processed output signal. Second polarity edge flip flop circuitry to receive, as second polarity edge flip flop input, the second polarity edge processed output signal and to process the second polarity edge flip flop input responsive to a second polarity edge of the system clock signal to provide a second polarity edge processed output signal. The combinatorial logic circuitry includes a second portion to process at least the second polarity edge processed output signal to generate the synchronizing circuit output signal.
REFERENCES:
patent: 5036221 (1991-07-01), Brucculeri et al.
patent: 5047658 (1991-09-01), Shrock et al.
patent: 5125089 (1992-06-01), McCambridge
patent: 5321368 (1994-06-01), Hoelzle
patent: 5379325 (1995-01-01), Katayama et al.
patent: 5388225 (1995-02-01), Cantrell et al.
patent: 5432944 (1995-07-01), Nuckolls et al.
patent: 5487163 (1996-01-01), Keeley
patent: 5504441 (1996-04-01), Sigal
patent: 5555524 (1996-09-01), Castellano
patent: 5566123 (1996-10-01), Freidin et al.
patent: 5631577 (1997-05-01), Freidin et al.
patent: 5646555 (1997-07-01), Morinaka
patent: 5694588 (1997-12-01), O'Hara
patent: 5726595 (1998-03-01), Lin et al.
patent: 5731715 (1998-03-01), Mote, Jr.
Hoshen Eyal
Roytman Yuri
Le Don Phu
National Semiconductor Corporation
Tokar Michael
LandOfFree
Circuit for synchronizing asynchronous inputs using dual edge lo does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Circuit for synchronizing asynchronous inputs using dual edge lo, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit for synchronizing asynchronous inputs using dual edge lo will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-686439