Static information storage and retrieval – Systems using particular element – Ferroelectric
Reexamination Certificate
2001-04-19
2002-08-13
Mai, Son Luu (Department: 2818)
Static information storage and retrieval
Systems using particular element
Ferroelectric
C365S208000
Reexamination Certificate
active
06434039
ABSTRACT:
BACKGROUND OF THE INVENTION
Field of the invention
The present invention relates to a circuit configuration for reading a memory cell, which has a ferroelectric capacitor.
Memory cells having ferroelectric capacitors are known, for example, from patent specifications U.S. Pat. No. 5,986,919; U.S. Pat. No. 5,969,980; U.S. Pat. No. 5,991,188 and U.S. Pat. No. 6,002,634. A ferroelectric memory cell in this case contains a ferroelectric capacitor and a selection transistor, which are disposed in a similar manner to a conventional capacitor and a selection transistor in a dynamic random access memory (DRAM) cell. U.S. Patent No. 5,999,439 is a patent specification that deals specifically with a sense amplifier for ferroelectric memory cells. There, a flip-flop with two inputs is connected to two adjacent bit lines, as a sense amplifier.
Normally, ferroelectric memory cells are constructed such that one electrode of the ferroelectric capacitor is connected to a voltage source, and the other electrode is connected to the selection transistor. The gate of the selection transistor is connected to a word line, and its source-drain region, which faces away from the ferroelectric capacitor, is connected to a bit line.
Information is stored in a ferroelectric memory in the polarization of the ferroelectric material. In this case, the “remanence” of the ferroelectric capacitor represents the stored information.
In order to read the ferroelectric memory cell, the selection transistor is opened by a suitable gate voltage, so that the ferroelectric capacitor is connected with a low impedance to the bit line. A voltage of the voltage source applied to the ferroelectric capacitor is then varied so that a read signal is produced on the bit line. By virtue of its geometrical configuration in the ferroelectric memory, the bit line has a bit line capacitance which, together with the ferroelectric capacitor, forms a capacitive voltage divider, and thus splits the available voltage into a voltage which is dropped across the bit line, and a voltage which is dropped across the ferroelectric capacitor.
The voltage which is dropped across the bit line capacitance should be as high as possible since a downstream sense amplifier then receives a large input signal, and the status of the ferroelectric memory cell can be assessed reliably.
In fact, the greater the voltage dropped across the bit line capacitance, the less is the voltage dropped across the ferroelectric capacitor. This becomes a problem if the voltage dropped across the ferroelectric capacitor no longer reaches the coercive voltage. In this situation, it is no longer possible to distinguish clearly between the upper and lower hysteresis curve of the ferroelectric since the opposite charge level or the “repolarization” of the ferroelectric capacitor is no longer reached completely, and is thus below the threshold value for the downstream sense amplifier.
These two contradictory configuration conditions for the capacitance of the ferroelectric capacitor and the capacitance of the bit line limit the configuration freedom and feasibility of ferroelectric memories and memory arrays to a very major extent.
It follows from the two contradictory conditions that there is an optimum value for the ratio of the bit line capacitance to the capacitance of the ferroelectric capacitor. If this results in a very high bit line capacitance for a given capacitance of the ferroelectric capacitor, then the bit line will be very long, which leads to a long bit line time constant. This slows down the read rate of the ferroelectric memory cell and of the ferroelectric memory to a major extent.
If a given capacitance of the ferroelectric capacitor results in that a very small bit line capacitance should be used, then the bit line must be chosen to be very short, which necessitates a cell array architecture with a very large number of bit lines and sense amplifiers. This leads to a large space requirement for the ferroelectric memory.
In order to achieve optimum area utilization in the ferroelectric memory cell array, it is thus necessary to use a ratio other than the optimum between the bit line capacitance and the capacitance of the ferroelectric capacitor. For the reasons mentioned above, this leads to a reduction in the read signal on the bit line.
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a circuit configuration for reading a memory cell having a ferroelectric capacitor which overcomes the above-mentioned disadvantages of the prior art devices of this general type, in which a ratio of the bit line capacitance to the capacitance of the ferroelectric capacitor can be selected within a wider range.
With the foregoing and other objects in view there is provided, in accordance with the invention, a circuit configuration for reading circuits. The circuit configuration contains a memory cell having a ferroelectric capacitor, a bit line connected to the memory cell, and a differential amplifier having a first differential amplifier input, a second differential amplifier input and a differential amplifier output. The first differential amplifier input is inverting and the second differential amplifier input is non-inverting, the first differential amplifier input is connected to the bit line, and the second differential amplifier input is connected to a reference signal. A driver circuit having a driver input connected to the differential amplifier output and a driver output connected to the bit line for regulating a potential on the bit line at a potential of the reference signal is provided.
The achievement of the object according to the invention introduces a new assessment principle for ferroelectric memories. One idea in this case is for the voltage on the bit line when reading the ferroelectric memory cell to be regulated by a control loop to the value of a reference signal. Thus, when the ferroelectric memory cell is being read, the voltage on the bit line remains approximately constant, except for any control error. The voltage of the voltage source connected to the ferroelectric capacitor is varied. In consequence, the voltage dropped across the ferroelectric capacitor is governed essentially by the voltage of the voltage source, and is independent of the ratio of the bit line capacitance to the capacitance of the ferroelectric capacitor. The first driver circuit is used to close the control loop and to provide the feedback from the differential amplifier output to the first differential amplifier input. Since, in ferroelectric memories and ferroelectric capacitors, the amount of charge which is required to repolarize the ferroelectric capacitor represents the magnitude to be measured, the first driver circuit is preferably configured such that it provides an appropriate amount of charge at the first driver output as a function of the input signal at the first driver input to the ferroelectric capacitor, and thus keeps the voltage on the bit line substantially constant.
It is also possible to provide for a second driver circuit, having a second driver input and a second driver output, to be disposed, and for the differential amplifier output to be connected to the second driver input. The second driver circuit operates, for example, in an equivalent manner to the first driver circuit. However, it is used to supply charge to a circuit configuration downstream from it. The second driver circuit advantageously makes it possible to supply a downstream circuit with an amount of charge that is equal to, proportional to or is equivalent to that of the ferroelectric capacitor.
A further refinement of the invention contains the provision of an assessment circuit with an assessment input and an assessment output, and the assessment input being connected to the second driver output. The object of the assessment circuit downstream from the second driver circuit is to assess the charge signal supplied from the second driver circuit and transform it to a suitable form for downstream circuit elements, for example in the form of CMOS-compatibl
Braun Georg
Hönigschmid Heinz
Greenberg Laurence A.
Infineon - Technologies AG
Mai Son Luu
Mayback Gregory L.
Stemer Werner H.
LandOfFree
Circuit configuration for reading a memory cell having a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Circuit configuration for reading a memory cell having a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit configuration for reading a memory cell having a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2908656