Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor
Reexamination Certificate
2011-07-12
2011-07-12
Tran, Long K (Department: 2818)
Semiconductor device manufacturing: process
Packaging or treatment of packaged semiconductor
C436S014000, C436S018000, C436S033000, C436S106000, C436S113000, C438S458000, C438S462000, C438S672000, C438S676000, C438S977000, C257SE21597, C257SE21705, C257SE33011, C257SE25013
Reexamination Certificate
active
07977156
ABSTRACT:
A method for manufacturing chip stack packages may include: providing at least two wafers, each wafer having a plurality of chips, and scribe lanes formed between and separating adjacent chips; forming a plurality of via holes in peripheral portions of the scribe lanes; forming connection vias by filling the via holes; establishing electrical connections between the chip pads and corresponding connection vias; removing material from the back sides of the wafers to form thinned wafers; separating the thinned wafers into individual chips by removing a central portion of each scribe lane; attaching a first plurality of individual chips to a test wafer; attaching a second plurality of individual chips to the first plurality of individual chips to form a plurality of chip stack structures; encapsulating the plurality of chip stack structures; and separating the plurality of chip stack structures to form individual chip stack packages.
REFERENCES:
patent: 5032896 (1991-07-01), Little et al.
patent: 5059899 (1991-10-01), Farnworth et al.
patent: 5688721 (1997-11-01), Johnson
patent: 5883430 (1999-03-01), Johnson
patent: 5998292 (1999-12-01), Black et al.
patent: 6064114 (2000-05-01), Higgins, III
patent: 6175160 (2001-01-01), Paniccia et al.
patent: 6235554 (2001-05-01), Akram et al.
patent: 6391685 (2002-05-01), Hikita et al.
patent: 6429509 (2002-08-01), Hsuan
patent: 6734084 (2004-05-01), Nemoto et al.
patent: 6766998 (2004-07-01), Silverbrook
patent: 6908784 (2005-06-01), Farnworth et al.
patent: 7074703 (2006-07-01), Fukazawa
patent: 7537959 (2009-05-01), Lee et al.
patent: 2002/0025603 (2002-02-01), Ondricek et al.
patent: 2002/0074668 (2002-06-01), Hofstee et al.
patent: 2004/0018667 (2004-01-01), Joshi et al.
patent: 2004/0135231 (2004-07-01), Keller et al.
patent: 2005/0019965 (2005-01-01), Chao et al.
patent: 2005/0051883 (2005-03-01), Fukazawa
patent: 2005/0161794 (2005-07-01), Kato et al.
patent: 2005/0269684 (2005-12-01), Baek et al.
patent: 2007/0023887 (2007-02-01), Matsui
patent: 2008/0128883 (2008-06-01), Lee
patent: 10-223833 (1998-08-01), None
patent: 2001-053218 (2001-02-01), None
patent: 2001-093869 (2001-04-01), None
patent: 2001-210782 (2001-08-01), None
patent: 2001-223469 (2001-08-01), None
patent: 2002-016212 (2002-01-01), None
patent: 2002-110897 (2002-04-01), None
patent: 2002-170904 (2002-06-01), None
patent: 2003-163326 (2003-06-01), None
patent: 2004-071838 (2004-03-01), None
patent: 2005-026582 (2005-01-01), None
patent: 10-2000-0067291 (2000-11-01), None
patent: 10-2001-0001159 (2001-01-01), None
patent: 10-2001-0018694 (2001-03-01), None
patent: 2002-0012061 (2002-02-01), None
patent: 10-2003-0023040 (2003-03-01), None
patent: 2005-0074793 (2005-07-01), None
Korean Office Action dated Jun. 29, 2005, for corresponding Korean Application No. 10-2003-0059166.
Office Action dated Apr. 13, 2010, issued in corresponding Japanese Application No. 2004-242970.
Baek Seung-Duk
Chung Jae-Sik
Jang Dong-hyeon
Kim Gu-Sung
Lee Kang-Wook
Muir Patent Consulting, PLLC
Samsung Electronics Co,. Ltd.
Tran Long K
LandOfFree
Chipstack package and manufacturing method thereof does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Chipstack package and manufacturing method thereof, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chipstack package and manufacturing method thereof will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2683966