Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2008-09-02
2008-09-02
Whitmore, Stacy A (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C716S030000
Reexamination Certificate
active
11260225
ABSTRACT:
A system and method for implementation of look-ahead design methodology. Efficient debugging of a design is accomplished by evaluating the high level register transfer level (RTL) representation of a device being designed by quickly simulating the downstream implementation of that device to expose potential implementation problems that would otherwise be found much later in the design or manufacturing cycle.
REFERENCES:
patent: 4937755 (1990-06-01), Yokata et al.
patent: 5050091 (1991-09-01), Rubin
patent: 5067091 (1991-11-01), Nakazawa
patent: 5197016 (1993-03-01), Sugimoto et al.
patent: 5222030 (1993-06-01), Dangelo et al.
patent: 5487018 (1996-01-01), Loos et al.
patent: 5537329 (1996-07-01), Feldmann et al.
patent: 5541849 (1996-07-01), Rostoker et al.
patent: 5555201 (1996-09-01), Dangelo et al.
patent: 5757653 (1998-05-01), Christian et al.
patent: 5781446 (1998-07-01), Wu
patent: 5812775 (1998-09-01), Van Seters et al.
patent: 5848059 (1998-12-01), Yamamoto
patent: 5930830 (1999-07-01), Mendelson et al.
patent: 5931918 (1999-08-01), Row et al.
patent: 5943481 (1999-08-01), Wakeland
patent: 5987240 (1999-11-01), Kay
patent: 5991299 (1999-11-01), Radogna et al.
patent: 6009251 (1999-12-01), Ho et al.
patent: 6011911 (2000-01-01), Ho et al.
patent: 6081883 (2000-06-01), Pepelka et al.
patent: 6157901 (2000-12-01), Howe
patent: 6167480 (2000-12-01), Williams et al.
patent: 6185607 (2001-02-01), Lo et al.
patent: 6226680 (2001-05-01), Boucher et al.
patent: 6243359 (2001-06-01), Roy et al.
patent: 6425113 (2002-07-01), Anderson et al.
patent: 6581191 (2003-06-01), Schubert et al.
patent: 6591402 (2003-07-01), Chandra et al.
patent: 6601221 (2003-07-01), Fairbanks
patent: 6618839 (2003-09-01), Beardslee et al.
patent: 6708323 (2004-03-01), Ohta et al.
patent: 2003/0115562 (2003-06-01), Martin et al.
Hercules Technology Growth Capital, Inc.
Whitmore Stacy A
LandOfFree
Chip development system enabled for the handling of... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Chip development system enabled for the handling of..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip development system enabled for the handling of... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3956761