Central processing unit

Electrical computers and digital processing systems: memory – Storage accessing and control – Specific memory composition

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C710S305000

Reexamination Certificate

active

06836818

ABSTRACT:

BACKGROUND OF THE INVENTION
This invention relates generally to data storage systems, and more particularly to data storage systems having redundancy arrangements to protect against total system failure in the event of a failure in a component or subassembly of the storage system.
As is known in the art, large mainframe computer systems require large capacity data storage systems. These large main frame computer systems generally include data processors which perform many operations on data introduced to the computer system through peripherals including the data storage system. The results of these operations are output to peripherals, including the storage system.
One type of data storage system is a magnetic disk storage system. Here a bank of disk drives and the main frame computer system are coupled together through an interface. The interface includes CPU, or “front end”, controllers (or directors) and “back end” disk controllers (or directors). The interface operates the controllers (or directors) in such a way that they are transparent to the computer. That is, data is stored in, and retrieved from, the bank of disk drives in such a way that the mainframe computer system merely thinks it is operating with one mainframe memory. One such system is described in U.S. Pat. No. 5,206,939, entitled “System and Method for Disk Mapping and Data Retrieval”, inventors Moshe Yanai, Natan Vishlitzky, Bruno Alterescu and Daniel Castel, issued Apr. 27, 1993, and assigned to the same assignee as the present invention.
As described in such U.S. Patent, the interface may also include, in addition to the CPU controllers (or directors) and disk controllers (or directors), addressable cache memories. The cache memory is a semiconductor memory and is provided to rapidly store data from the main frame computer system before storage in the disk drives, and, on the other hand, store data from the disk drives prior to being sent to the main frame computer. The cache memory being a semiconductor memory, as distinguished from a magnetic memory as in the case of the disk drives, is much faster than the disk drives in reading and writing data.
The CPU controllers, disk controllers and cache memory are interconnected through a backplane printed circuit board. More particularly, disk controllers are mounted on disk controller printed circuit boards. CPU controllers are mounted on CPU controller printed circuit boards. And, cache memories are mounted on cache memory printed circuit boards. The disk controller, CPU controller and cache memory printed circuit boards plug into the backplane printed circuit board. In order to provide data integrity in case of a failure in a controller, the backplane printed circuit board has a pair of buses. One set the disk controllers is connected to one bus and another set of the disk controllers is connected to the other bus. Likewise, one set the CPU controllers is connected to one bus and another set of the CPU controllers is connected to the other bus. The cache memories are connected to both buses. Each one of the buses provides data, address and control information.
SUMMARY OF THE INVENTION
In accordance with the present invention, a central processing unit is provided. The central processing unit includes: (A) a microprocessor; (B) a main memory; (C) a microprocessor interface. The interface includes: a semiconductor integrated circuit having formed therein: (i) a data rebuffering section disposed in the chip and adapted to couple data from a one of a plurality of data ports to a data port of the microprocessor selectively in accordance with a control signal; and (ii) a main memory interface adapted for coupling to a main memory for the microprocessor, such main memory interface being adapted for coupling to the microprocessor and being coupled to the data rebuffering section for providing control signals to the main memory section for enabling data transfer between the main memory and the microprocessor through the data rebuffering section. A controller is coupled to the data rebuffering section for producing the control signal.
In one embodiment of the invention, the main memory is a selected one of a plurality of memory types each type having a different data transfer protocol and the main memory interface is configured in accordance with the selected one of the plurality of memory types to provide a proper memory protocol to data being transferred between the microprocessor and the main memory through the main memory interface.
In one embodiment, one main memory type is an SDRAM or a RDRAM.
In accordance with another feature of the invention, the microprocessor interface includes a second integrated circuit adapted for controlling the first-mention integrated circuit, such second integrated circuit having thereon a controller adapted for coupling to the main memory interface. The controller is adapted to produce a main memory access control signal. The main memory has a two portions of addressable locations, one portion being addressed by the main memory interface in response to a preselected range of memory location addresses provided by the microprocessor and the other portion being addressed by the main memory interface in response to the memory access control signal provided by the controller.
In one embodiment the data rebuffering section includes a selector responsive to the control signal for coupling data between a selected one of the data ports and the data port of the microprocessor.
In accordance with one feature of the invention, the data rebuffering section includes selector responsive to the control signal for coupling the data port of the microprocessor to either: a selected one of the data ports; or, the main memory, selectively in accordance with the control signal.
In accordance with another feature of the invention, the data rebuffering section includes a data distribution unit having a plurality of ports each one of the ports being coupled to a corresponding one of: (i) the selector; (ii) a random access memory; (iii) an interrupt request controller; (iv) the microprocessor data port; and (v) the main memory interface.
In accordance with another feature of a microprocessor interface is provided. The interface includes: (i) a memory controller for producing addresses for the main memory, such memory controller having a decoder responsive to the produced addressed to determine whether the produced address is within the first set or the second set of addresses; and (ii) a main memory interface adapted for coupling to a main memory for the microprocessor, such main memory interface being adapted for coupling to the microprocessor and being coupled to the data rebuffering section for providing control signals to the main memory section for enabling data transfer between the main memory and the microprocessor through the data rebuffering section. A controller is responsive to the decoder, for enabling the second section in the memory when the decoder determines the produced address is in the second set of addresses. The first section is enabled for addressing by the produced address when the decoder determines the produced address is in the first set of addresses.
In one embodiment, the microprocessor interface includes a mask to transform the address to an address in the second section of the memory.


REFERENCES:
patent: 4545077 (1985-10-01), Drapala et al.
patent: 5206939 (1993-04-01), Yanai et al.
patent: 5410718 (1995-04-01), Masumura et al.
patent: 5550804 (1996-08-01), Häussler et al.
patent: 5721860 (1998-02-01), Stolt et al.
patent: 5734848 (1998-03-01), Gates et al.
patent: 5737745 (1998-04-01), Matsumoto et al.
patent: 5768530 (1998-06-01), Sandorfi
patent: 5829046 (1998-10-01), Tzelnic et al.
patent: 5954825 (1999-09-01), Kaiser et al.
patent: 6018778 (2000-01-01), Stolowitz
patent: 6112277 (2000-08-01), Bui et al.
patent: 6148380 (2000-11-01), Dodd et al.
patent: 6256705 (2001-07-01), Li et al.
patent: 6269424 (2001-07-01), Katsuragi et al.
patent: 6286083 (2001-09-01), Chin et al.
patent: 6335935 (2002-01-01), Kadambi et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Central processing unit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Central processing unit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Central processing unit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3296683

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.