CCD floating-element output stages providing low reset noise wit

Facsimile and static presentation processing – Facsimile – Recording apparatus

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

329 50, H04N 534

Patent

active

046086064

ABSTRACT:
The output signal from the CCD output register of a semiconductor imager having a floating-gate or floating-diffusion type of output stage is applied to a differentiation circuit. The response of the differentiator circuit to the introduction of charge under the floating element is synchronously detected at output register clock rate to obtain video samples with low reset noise. This is a single sampling process, which avoids the double sampling required in correlated double sampling to reduce reset noise, and which can provide for horizontal peaking.

REFERENCES:
patent: 4283742 (1981-08-01), Izumita et al.
patent: 4330753 (1982-05-01), Davy
patent: 4389674 (1983-06-01), Hitt et al.
patent: 4435730 (1984-03-01), Bendell et al.
patent: 4470676 (1984-09-01), Kinoshita et al.
patent: 4496982 (1985-01-01), Levine
patent: 4511804 (1985-04-01), Ozawa
patent: 4514765 (1985-04-01), Miyata et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CCD floating-element output stages providing low reset noise wit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CCD floating-element output stages providing low reset noise wit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CCD floating-element output stages providing low reset noise wit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2315058

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.