Carrier head having location optimized vacuum holes

Abrading – Work holder – Vacuum

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C269S021000

Reexamination Certificate

active

06821195

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates generally to chemical mechanical planarization, and more particularly to a carrier head having location optimized vacuum holes for reducing non-uniformity film effect during a chemical mechanical planarization process.
2. Description of the Related Art
In the fabrication of semiconductor devices, planarization operations are often performed, which can include polishing, buffing, and wafer cleaning. Typically, integrated circuit devices are in the form of multi-level structures. At the substrate level, transistor devices having diffusion regions are formed. In subsequent levels, interconnect metallization lines are patterned and electrically connected to the transistor devices to define the desired functional device. Patterned conductive layers are insulated from other conductive layers by dielectric materials, such as silicon dioxide.
As more metallization levels and associated dielectric layers are formed, the need to planarize the dielectric material increases. Without planarization, fabrication of additional metallization layers becomes substantially more difficult due to the higher variations in the surface topography. In other applications, metallization line patterns are formed in the dielectric material, and then metal planarization operations are performed to remove excess metallization. Further applications include planarization of dielectric films deposited prior to the metallization process, such as dielectrics used for shallow trench isolation or for poly-metal insulation. One method for achieving semiconductor wafer planarization is the chemical mechanical planarization (CMP) process.
In general, the CMP process involves holding and rubbing a typically rotating wafer against a moving polishing pad under a controlled pressure and relative speed. CMP systems typically implement orbital, belt, or brush stations in which pads or brushes are used to scrub, buff, and polish one or both sides of a wafer. Slurry is used to facilitate and enhance the CMP operation. Slurry is most usually introduced onto a moving preparation surface and distributed over the preparation surface as well as the surface of the semiconductor wafer being buffed, polished, or otherwise prepared by the CMP process. The distribution is generally accomplished by a combination of the movement of the preparation surface, the movement of the semiconductor wafer and the friction created between the semiconductor wafer and the preparation surface.
An effective CMP process has a high polishing rate and generates a substrate surface which is both finished, that is, lacks small-scale roughness, and flat, meaning that the surface lacks large-scale topography. The polishing rate, finish and flatness are determined by the pad and slurry combination, the relative speed between the substrate and pad, and the force pressing the substrate against the pad.
The polishing rate depends upon the force pressing the substrate against the pad. Specifically, the greater this force, the higher the polishing rate. If the carrier head applies a non-uniform load, i.e., if the carrier head applies less force to one region of the substrate than to another, then the low pressure regions will be polished slower than the high pressure regions. Therefore, a non-uniform load may result in non-uniform polishing of the substrate.
FIG. 1
is an illustration showing a conventional carrier head
100
, which includes a stainless steel plate
104
surrounded by a retaining ring
102
for holding a wafer in position during polishing. Typically, a carrier film (not shown) positioned within the retaining ring
102
covers the stainless steel plate
104
. In addition, vacuum holes
106
are positioned in the stainless steel plate
104
at a particular distance D
108
, typically about 14.3 millimeters (mm) in the conventional carrier head
100
, from the edge of the stainless steel plate
104
.
The carrier film is designed to absorb pressure during wafer polishing, thus preventing hot pressure spots from occurring on the wafer surface. In the present disclosure, the term “hot pressure spots” refers to wafer surface areas wherein increased downforce pressure results in a higher removal rate for that wafer surface area. Thus, hot pressure spots can result in non-uniformity problems during CMP processing, which are generally avoided by the use of the carrier film.
During wafer processing, the wafer must be transported from station to station. To facilitate wafer transportation, the carrier head
100
includes vacuum holes
106
that allow the carrier head
100
to pick up and drop off the wafer. For example, after completing a polishing operation, the carrier head
100
transports the wafer from the surface of the polishing belt to the next station in the wafer fabrication process. However, the wafer often experiences “stiction” with the polishing belt. That is, the combination of the polyurethane of the polishing belt surface and the slurry often causes the wafer to adhere to the surface of the polishing belt. To break this adhesion, the carrier head
100
applies a vacuum to the back of the wafer via the vacuum holes
106
, which allows the carrier head
100
to lift the wafer from the surface of the polishing belt. After transporting the wafer to the next wafer fabrication station, the carrier head
100
applies a positive airflow through the vacuum holes
106
to release the wafer from the carrier film of the carrier head
100
.
Unfortunately, the vacuum holes
106
of the carrier head
100
cause low removal rate areas on the surface of the wafer, which result in non-uniformity errors.
FIG. 2
is a diagram showing an exemplary wafer
200
resulting from CMP operations using the conventional carrier head of FIG.
1
. During the CMP process the carrier film on the carrier head is wet. However, when vacuum is applied through the carrier head vacuum holes, the vacuum tends to dry out the carrier film around the vacuum holes, which can make the carrier film softer in the regions of the vacuum holes. In addition, there is no direct wafer support in the regions of the vacuum holes. Thus, because of the dry carrier film and lack of wafer support in the region of the vacuum holes, the low removal rate “vacuum hole” regions
202
occur on the surface of the wafer
200
. The resulting non-uniformity can have a dramatic negative affect on the devices formed on the wafer, often causing the effected dice at this area to be discarded.
Carrier heads have been developed that attempt to avoid low removal rate vacuum hole regions on the surface of the wafer. For example, one conventional carrier head uses an inflatable bladder essentially in place of the stainless steel plate to transfer downforce to the back of the wafer during the CMP process. However, this inflatable bladder requires a floating retaining ring that complicates the CMP process. Moreover, the floating retaining ring generally causes undesirable edge effects, wherein the removal rate at the edge of the wafer is very high with respect to the remainder of the wafer.
In view of the foregoing, there is a need for a carrier head that avoids low removal rate vacuum hole regions on the surface of the wafer. The carrier head should be usable on various types of CMP systems, and should not require undue experimentation and engineering to implement. In particular, the carrier head should not require overly complex systems, such as a floating retaining ring, and should provide a uniform wafer surface during CMP.
SUMMARY OF THE INVENTION
Broadly speaking, the present invention fills these needs by providing a carrier head having location optimized vacuum holes for improved uniformity during CMP operations. Generally, embodiments of the present invention relocate the vacuum holes of the carrier head to within the edge exclusion zone of the wafer. In one embodiment, a carrier head for use in a CMP process is disclosed. The carrier head includes a metal plate that is capable of transferring a downforce to a wafer during a CMP operatio

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Carrier head having location optimized vacuum holes does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Carrier head having location optimized vacuum holes, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Carrier head having location optimized vacuum holes will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3299205

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.