Capacitors and capacitor construction

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S309000, C257S764000

Reexamination Certificate

active

06271558

ABSTRACT:

TECHNICAL FIELD
This invention relates generally to semiconductor processing methods of forming capacitors and to capacitor constructions.
BACKGROUND OF THE INVENTION
The reduction in memory cell size required for high density dynamic random access memories (DRAMs) results in a corresponding a decrease in the area available for the storage node of the memory cell capacitor. Yet, design and operational parameters determine the minimum charge required for reliable operation of the memory cell despite decreasing cell area. Several techniques have been developed to increase the total charge capacity of the cell capacitor without significantly affecting the cell area. These include structures utilizing trench and stacked capacitors, as well as the utilization of new capacitor dielectric materials having higher dielectric constants.
One common material utilized for capacitor plates is conductively doped polysilicon. Such is utilized because of its compatibility with subsequent high temperature processing, good thermal expansion properties with SiO
2
, and its ability to be conformally deposited over widely varying typography.
As background, silicon occurs in crystalline and amorphous forms. Further, there are two basic types of crystalline silicon known as monocrystalline silicon and polycrystalline silicon. Polycrystalline silicon, polysilicon for short, is typically in situ or subsequently conductively doped to render the material conductive. Monocrystalline silicon is typically epitaxially grown from a silicon substrate. Silicon films deposited on dielectrics (such as SiO
2
and Si
3
N
4
) result in either an amorphous or polycrystalline phase. Specifically, it is generally known within the prior art that silicon deposited at wafer temperatures of less than approximately 580° C. will result in an amorphous silicon layer, whereas silicon deposited at temperatures higher than about 580° C. will result in a polycrystalline layer. The specific transition temperature depends on the source chemicals/precursors used for the deposition.
The prior art has recognized that capacitance of a polysilicon layer can be increased merely by increasing the surface roughness of the polysilicon film that is used as a capacitor storage node. Such roughness is typically transferred to the cell dielectric and overlying polysilicon layer interfaces, resulting in a larger surface area for the same planar area which is available for the capacitor. One procedure utilized to achieve surface roughening involves deposition under conditions which are intended to inherently induce a rough or rugged upper polysilicon surface. Such include low pressure chemical vapor deposition (LPCVD) techniques. Yet, such techniques are inherently unpredictable or inconsistent in the production of a rugged polysilicon film.
One type of polysilicon film which maximizes a roughened outer surface area is hemispherical grain polysilicon. Such can be deposited or grown by a number of techniques. One technique includes direct LPCVD formation at 590° C. Another includes formation by first depositing an amorphous silicon film at 550° C. using He diluted SiH
4
(20%) gas at 1.0 Torr, followed by a subsequent high temperature transformation anneal. Hemispherical grain polysilicon is not, however, in situ doped during its deposition due to undesired reduction in grain size in the resultant film. Accordingly, doping after deposition is typically conducted with hemispherical grain polysilicon films.
Unfortunately, roughened polysilicon films suffer from dopant depletion whereby the conductivity dopant moves outwardly into the adjacent capacitor dielectric layer. Further, roughened polysilicon films have a considerable number of exposed crystalline triple points, which constitute locations where three individual crystals join. These triple points result in formation or propagation of cracks throughout the overlying Si
3
N
4
layer when it is deposited. These cracks and the dopant depletion result in undesired current leakage paths in the dielectric layer, which effectively increases the minimum cell nitride thickness which can be used, and thus lowers the capacitance of the deposited film. This counters the goal of maximized capacitance in minimum space. Alternate materials to Si
3
N
4
have been proposed, but are difficult to integrate into existing process flows.
Accordingly, it would be desirable to develop processes and capacitor constructions which enable continued use of rough polysilicon for capacitor plates and continued use of Si
3
N
4
for the capacitor dielectric.


REFERENCES:
patent: 5057447 (1991-10-01), Paterson
patent: 5082797 (1992-01-01), Chan et al.
patent: 5142438 (1992-08-01), Reinberg et al.
patent: 5162248 (1992-11-01), Dennison et al.
patent: 5168073 (1992-12-01), Gonzalez et al.
patent: 5192589 (1993-03-01), Sandhu
patent: 5234857 (1993-08-01), Kim et al.
patent: 5246881 (1993-09-01), Sandhu et al.
patent: 5278091 (1994-01-01), Fazan et al.
patent: 5279985 (1994-01-01), Kamiyama
patent: 5302540 (1994-04-01), Ko et al.
patent: 5314656 (1994-05-01), Munir et al.
patent: 5324679 (1994-06-01), Kim et al.
patent: 5335138 (1994-08-01), Sandhu et al.
patent: 5338700 (1994-08-01), Dennison et al.
patent: 5340763 (1994-08-01), Dennison et al.
patent: 5340765 (1994-08-01), Dennison et al.
patent: 5418180 (1995-05-01), Brown
patent: 5442213 (1995-08-01), Okudaira et al.
patent: 5466629 (1995-11-01), Mihara et al.
patent: 5489548 (1996-02-01), Nishioka et al.
patent: 5504041 (1996-04-01), Summerfelt et al.
patent: 5608247 (1997-03-01), Brown
patent: 5663088 (1997-09-01), Sandhu et al.
patent: 5665431 (1997-09-01), Narasimhan
patent: 5665625 (1997-09-01), Sandhu et al.
patent: 5717250 (1998-02-01), Schuele et al.
patent: 6001716 (1999-12-01), Liao
patent: 6081034 (2000-06-01), Sandhu et al.
patent: 1-222469 (1989-09-01), None
patent: WO 87/05152 (1987-08-01), None
H. Watanabe, et al. “A New Cylindrical Capacitor Using Hemispherical Crained Si (HSG-Si) for 256Mb DRAMs”, 1992 IEEE pp. 259-262.
Aoki, T. Hashimoto, et al., Jpn. J. Appl. Phys. 32, 376 (1993).
T. Kamiyana, et al., IEDM Tech. Dig., 1991, 827.
P.C. Fazan, et al., IEDM Tech. Dig., 1992, 263.
L.R. Doolittle, et al., Nucl. Instrum. Methods, B 15, 227 (1986).
G.S. Sandhu, et al., Appl. Phys. Lett., 62, 240 (1993).
Ishihara, K et al., Characterization of CVD-TiN Films Prepared with Metalorganic Source, vol. 29, No. 10, Oct., 1990, pp. 2103-2105.
Katz, A. et al., The Immunence of Ammonia on rapid-thermal low-pressure metalorganic chemical vapor deposited TiNxfilms from tetrakis (dimethylamido) titanium precursor onto InP, J. Appl. Phys. 71(2), Jan. 15, 1992, pp. 993-1000.
Zaima, S. et al., J. Electrochem. Soc., vol. 137, No. 9, Sep. 1990, The Electrochemical Society.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Capacitors and capacitor construction does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Capacitors and capacitor construction, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Capacitors and capacitor construction will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2452507

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.