Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2007-04-17
2007-04-17
Doan, Theresa T. (Department: 2814)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S306000
Reexamination Certificate
active
10223805
ABSTRACT:
A capacitor forming method can include forming an insulation layer over a substrate and forming a barrier layer to threshold voltage shift inducing material over the substrate. An opening can be formed at least into the insulation layer and a capacitor dielectric layer formed at least within the opening. Threshold voltage inducing material can be provided over the barrier layer but be retarded in movement into an electronic device comprised by the substrate. The dielectric layer can comprise a tantalum oxide and the barrier layer can include a silicon nitride. Providing threshold voltage shift inducing material can include oxide annealing dielectric layer such as with N2O. The barrier layer can be formed over the insulation layer, the insulation layer can be formed over the barrier layer, or the barrier layer can be formed over a first insulation layer with a second insulation layer formed over the barrier layer. Further, the barrier layer can be formed after forming the capacitor electrode or after forming the dielectric layer, for example, by using poor step coverage deposition methods.
REFERENCES:
patent: 3571914 (1971-03-01), Lands et al.
patent: 4464701 (1984-08-01), Roberts et al.
patent: 5296734 (1994-03-01), Satoh
patent: 5346844 (1994-09-01), Cho
patent: 5352623 (1994-10-01), Kamiyama
patent: 5405796 (1995-04-01), Jones
patent: 5438012 (1995-08-01), Kamiyama
patent: 5442213 (1995-08-01), Okudaira
patent: 5471364 (1995-11-01), Summerfelt et al.
patent: 5488011 (1996-01-01), Fiura et al.
patent: 5504041 (1996-04-01), Summerfelt
patent: 5597756 (1997-01-01), Fazan et al.
patent: 5608249 (1997-03-01), Gonzalez
patent: 5622883 (1997-04-01), Kim
patent: 5622888 (1997-04-01), Sekine et al.
patent: 5654222 (1997-08-01), Sandhu et al.
patent: 5663085 (1997-09-01), Tanigawa
patent: 5663088 (1997-09-01), Sandhu et al.
patent: 5699291 (1997-12-01), Tsunemine
patent: 5714402 (1998-02-01), Choi
patent: 5783462 (1998-07-01), Huang
patent: 5786248 (1998-07-01), Schuegraf
patent: 5796166 (1998-08-01), Agnello et al.
patent: 5843818 (1998-12-01), Joo et al.
patent: 5843830 (1998-12-01), Graettinger et al.
patent: 5854107 (1998-12-01), Park et al.
patent: 5866453 (1999-02-01), Prall et al.
patent: 5869382 (1999-02-01), Kubota
patent: 5893980 (1999-04-01), Cho
patent: 5910880 (1999-06-01), DeBoer et al.
patent: 5940676 (1999-08-01), Fazan et al.
patent: 6010931 (2000-01-01), Sun et al.
patent: 6165833 (2000-12-01), Parekh et al.
patent: 6232168 (2001-05-01), Coursey
patent: 6251720 (2001-06-01), Thakur et al.
patent: 6300188 (2001-10-01), Gonzalez
patent: 6475855 (2002-11-01), Fishburn
patent: 6541279 (2003-04-01), Hayashi et al.
patent: 6593183 (2003-07-01), Parekh et al.
patent: 2001/0053057 (2001-12-01), Al-Shareef et al.
patent: 7611928 (1977-05-01), None
Kamiyama, Satoshi et al., Ultrathin Tantalum Oxide Capacitor Dielectric Layers Fabricated Using Rapid Thermal Nitridation Prior to Low Pressure Chemical Vapor Deposition: J. Electrochem. Soc., vol. 140, #6, pp. 1618-1625 (Jun. 1993).
Yoshimaru, M., et al., “High Quality Ultra Thin SiO3N4Film Selectively Deposited on Poly-Si Electrode by LPCVD withIn SituHF Vapor Cleaning”,IEEE, pp. 271-274 (Apr. 1992).
Kamiyama, S., et al., Highly Reliable 2.5 nm Ta2O5Capacitor Process Technology for 256 Mbit DRAMs,IEEE, pp. 827-830 (Sep. 1991).
Eimori, T., et al., “A Newly Designed Planar Stacked Capacitor Cell with high Dielectric Constant Film for 256Mbit DRAM”, 1993IEEE, pp. 631-634.
Fazan, P.C., et. al., “A High-C Capacitor (20.4fF/μm2) with Ultrathin CVD-Ta2O5Films Deposited on Rugged Poly-Si for High Density DRAMs”, 1992 IEEE, pp. 263-266.
Lesaicherre, P-Y, et. al., “A Gbit-Scale DRAM Stacked Capacitor Technology with ECR MOCVD SrTiO3and RIE Patterned RuO2/TiN Storage Nodes”, 1994 IEEE, pp. 831-834.
Yamaguchi, H., et. al., “Structural and Electrical Characterization of SrTiO3Thin Films Prepared by Metal Organic Chemical Vapor Deposition”, Jpn. J. Appl. Phys. vol. 32 (1993), Pt. 1, No. 9B, pp. 4069-4073.
Agarwal Vishnu K.
Gealy F. Daniel
Parekh Kunal R.
Thakur Randhir P. S.
Doan Theresa T.
Micro)n Technology, Inc.
Wells St. John P.S.
LandOfFree
Capacitor constructions with a barrier layer to threshold... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Capacitor constructions with a barrier layer to threshold..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Capacitor constructions with a barrier layer to threshold... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3731005