Bit line tracking scheme with cell current variation and...

Static information storage and retrieval – Systems using particular element – Flip-flop

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S156000

Reexamination Certificate

active

06731534

ABSTRACT:

BACKGROUND OF THE INVENTION
(1) Field of the Invention
The invention generally relates to a semiconductor memory and more particularly, to a circuit and method to track the current variations in SRAM memory cell devices fabricated on an integrated circuit (IC).
(2) Description of Prior Art
In a standard static random access memory (SRAM), memory cells are arranged in an array of rows and columns. The memory cells each typically comprise four or six transistors as shown in
FIGS. 1
a
and
1
b,
respectively. Refer now to the four-transistor memory cell of
FIG. 1
a.
A latch is formed with T
1
, T
2
, R
1
and R
2
. If the cell is storing a memory value such that node A is high (pulled up through R
1
), the gate of NMOS transistor T
2
is high, thereby turning on T
2
. This pulls node B and the gate of NMOS transistor T
1
low thereby turning T
1
off and holding node A high. Conversely, if the cell is storing the opposite value, node A would be low and node B would be high. The six-transistor cell of
FIG. 1
b
functions in essentially the same way except that PMOS transistors T
5
and T
6
replace the pull-up resistors R
1
and R
2
.
Each memory cell is connected to one of a plurality of word lines (WL) and to one of a plurality of bit lines (BL) and their inverses (BLB). Memory writing is accomplished by placing a high level (1) on the addressed word line and the desired logic level on the bit lines (BL and BLB) and latching the desired value through pass NMOS transistors T
3
and T
4
. Memory reading is accomplished by placing a high level (1) on the addressed word line and detecting currents in a sense amplifier (not shown) through pass NMOS transistors T
3
and T
4
.
In larger SRAM devices, the memory cell array is divided into sections because use of a large single array results in degradation of the device speed performance due to the long word lines which add additional resistance in word, bit and supply lines. This compounds the switching speed problem resulting from increased capacitive loading driven by the increased memory capacity.
Another problem inherent to large SRAM devices is the wide distribution of the memory cell current characteristics within the device. These variations can result in misinterpretation of the data stored in the memory cell by the sense amplifier. The current variations are a result of process variations, cell placement within the device and the aggressive design rules necessary to reduce the size of the memory cells.
Power strapping is a method where multiple path V
DD
and V
SS
(ground) signals are strapped to each memory cell to aid in the reduction of sagging and bumping of V
DD
and V
SS
potentials during the simultaneous addressing of multiple memory cells or unbalanced supply lines. In cases where the strap contacts are misaligned, the straps may not be completely effective. U.S. Pat. No. 5,831,315 to Kengeri et al. teaches a method whereby V
SS
straps are created with some alignment tolerance. However, in large capacity advanced SRAM memory design, V
SS
power strapping for each cell is limited. The voltage bump on the source side of the pull-down NMOS transistors (T
1
and T
2
) will degrade the cell current during the bump transient. In some bit cell designs, the voltage bump on the low (0) side of the latch may partially turn on the pull-down NMOS (T
1
or T
2
) on the high (1) side of the latch. This voltage dip on the high side may reduce still further the current on the low side.
One other effect which may degrade the cell current is ground bouncing phase-shift (GBPS). The V
SS
line is grounded and electrically connected to the sources of the pull down NMOS transistors (T
1
and T
2
). The circuit is formed in a p-substrate electrically connected to ground using substrate contacts distributed throughout the integrated circuit. Noise from switching on the ground supply line will appear first on the substrate and then, due to distributed resistance and capacitance, appear on the V
SS
line. This results in a voltage difference between the sources of the pull down NMOS transistors (T
1
and T
2
) and the p-substrate. This difference in potential will cause the current characteristics of the memory cells to change whenever the substrate potential falls below the V
SS
line potential.
Because of process variations across the integrated circuit, the wide variation in cell current distribution seen during switching is common in larger capacity SRAM devices. To overcome the problems caused by process variations in sensing the cell current, additional margin is typically added to the access time. U.S. Pat. No. 6,111,813 to Huang teaches a method whereby the sense amplifier in a synchronous RAM is enabled by detection of a global word line and sub-word line signals rather than after a fixed margin after a clock pulse. Using sub-word lines, Huang reduces the overall capacitive load. The use of these sub-word line signals to enable the sense amplifier reduces the amount of necessary margin added to the access time. U.S. Pat. No. 6,072,732 to McClure describes a method whereby a reset is applied after a fixed delay following activation of a word line in a memory device. This minimizes access time and prevents simultaneous writing of sequentially addressed word lines. The present invention minimizes the differences between tracking cell and addressed memory cell thereby eliminating the necessity of margin being added to the access time.
SUMMARY OF THE INVENTION
A principal object of the present invention is to provide a method that reduces access time in an SRAM device.
A second object of the present invention is to provide a method of tracking bit line current in a memory cell.
Another object of the present invention is to provide a circuit for tracking bit line current in a memory cell.
A further object of the present invention is to provide a circuit for bit line tracking capable of tracking a wider distribution of memory cell current.
A still further object of the present invention is to provide a circuit for bit line tracking capable of tracking cell current under conditions due to ground bumping on the power lines.
A still further object of the present invention is to provide a circuit for bit line tracking capable of tracking cell current under conditions due to voltage sagging on the high side of the memory cell latch.
A still further object of the present invention is to provide circuit for bit line tracking capable of tracking cell current under conditions due variations in strap cell alignment.
A still further object of the present invention is to provide a method that eliminates the body effect caused by ground bounce phase shifting.
A still further object of the present invention is to provide a strap circuit that eliminates the body effect caused by ground bounce phase shifting.
These objects are achieved using a method for tracking memory cell currents using a tracking memory cell circuit whereby the challenges resulting from current degradation and process variations are eliminated. A special strap cell is provided to eliminate ground bounce phase shifting. The tracking and strap cells along with the tracking scheme allow for better tracking of current within the array without the necessity of adding timing margin. The tracking memory cell circuit is a modified version of the memory cell used in the memory array. The tracking memory cell current provides a reference current for the sense amplifier that is compared against the addressed memory cell. Tracking cells are placed in the center of the memory array making them nearer to the active memory cells. They better mirror the physical and electrical characteristics of the active memory cells over previous methods. The strap cell makes contact between the V
SS
metal line and a lightly doped n-type region within the p-substrate. This forms a low V
th
diode with a turn-on voltage between about 0 and 0.2 volts between the substrate and V
SS
. This strapping of V
SS
to the substrate reduces the effect of ground bounce phase shifting.


REFERENCES:
patent: 5831315 (1998-

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Bit line tracking scheme with cell current variation and... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Bit line tracking scheme with cell current variation and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Bit line tracking scheme with cell current variation and... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3269023

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.