Electrical computers and digital processing systems: processing – Processing architecture – Array processor
Reexamination Certificate
2007-10-23
2007-10-23
Sparks, Donald (Department: 2181)
Electrical computers and digital processing systems: processing
Processing architecture
Array processor
C712S018000, C712S220000, C712S245000
Reexamination Certificate
active
11048071
ABSTRACT:
An array-type computer processor stops, with a plurality of computer programs held, a state control unit and a data-path unit, upon input of event data for task switching. The array-type computer processor obtains the operation state of the state control unit and the processed data of the data-path unit when stopped, and temporarily holds them for each of a plurality of the computer programs. Upon completion of this, the array-type computer processor reads the operation state and processed data of any other computer program and sets them in the state control unit and data-path unit. Upon completion of this, the array-type computer processor outputs to the state control unit the event data for starting the operation. The state control unit then starts to sequentially transfer the operation state, thereby making it possible to perform the process operations according to a plurality of computer programs in a time-sharing manner.
REFERENCES:
patent: 3287703 (1966-11-01), Slotnick
patent: 4943912 (1990-07-01), Aoyama et al.
patent: 5559973 (1996-09-01), Gallup et al.
patent: 6697935 (2004-02-01), Borkenhagen et al.
patent: 7051329 (2006-05-01), Boggs et al.
patent: 2001/0018733 (2001-08-01), Fujii et al.
patent: 2003/0061601 (2003-03-01), Toi et al.
patent: 2003/0126404 (2003-07-01), Anjo et al.
patent: 2000-138579 (2000-05-01), None
patent: 2000-224025 (2000-08-01), None
patent: 2000-232162 (2000-08-01), None
patent: 2000-232354 (2000-08-01), None
patent: 2003-076668 (2003-03-01), None
patent: 2003-099409 (2003-04-01), None
patent: 2003-196248 (2003-07-01), None
Author: Stuart Fiske and William J. Dally, Title: “Thread Prioritization: A Thread Scheduling Mechanism for Multiple-Context Parallel Processors”, Date: Jan. 1995, Publisher: Proceedings of the First International Symposium on HPCA.
Snyder, Lawrence, “Introduction to the Configurable, Highly Parallel Computer”, IEEE, pp. 47-56 (Jan. 1992).
Anjo Kenichiro
Awashima Tooru
Fujii Taro
Furuta Kouichiro
Inuo Takeshi
Lai Vincent
NEC Electronics Corporation
Sparks Donald
Whitham Curtis Christofferson & Cook PC
LandOfFree
Array-type computer processor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Array-type computer processor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Array-type computer processor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3838190