Boots – shoes – and leggings
Patent
1991-09-16
1994-10-25
Chan, Eddie P.
Boots, shoes, and leggings
395200, 364DIG1, 3642582, 3642402, 364244, 3642419, G06F 1300
Patent
active
053597150
ABSTRACT:
Multiple processor systems are configured to include at least two system or memory buses with at least two processors coupled to each of the system buses, and at least two I/O buses which are coupled to the system buses to provide multiple expansion slots hosting up to a corresponding number of I/O bus agents for the systems at the cost of a single system bus load for each I/O bus. Each of the system and I/O buses are independently arbitrated to define decoupled bus systems for the multiple processor systems of the present invention. Main memory for the systems is made up of at least two memory interleaves, each of which can be simultaneously accessed through the system buses. Each of the I/O buses are interfaced to the system buses by an I/O interface circuit which buffers data written to and read from the main memory or memory interleaves by I/O bus agents.
REFERENCES:
patent: 4041472 (1977-08-01), Shah et al.
patent: 4263649 (1981-04-01), Lapp, Jr.
patent: 4604683 (1986-08-01), Russ et al.
patent: 4652993 (1987-03-01), Scheuneman et al.
patent: 4652994 (1987-03-01), Hattori et al.
patent: 4797815 (1989-01-01), Moore
patent: 4805106 (1989-02-01), Pfeifer
patent: 4807109 (1989-02-01), Farrell et al.
patent: 4858116 (1989-08-01), Gillett, Jr. et al.
patent: 4864496 (1989-09-01), Triolo et al.
patent: 4868742 (1989-09-01), Gant et al.
patent: 4912630 (1990-03-01), Cochcroft, Jr.
patent: 4920486 (1990-04-01), Nielsen
patent: 4949239 (1990-08-01), Gillett, Jr. et al.
patent: 4953074 (1990-08-01), Kametani et al.
patent: 4961140 (1990-10-01), Pechanek et al.
patent: 5001625 (1991-03-01), Thomas et al.
patent: 5006981 (1991-04-01), Beltz et al.
patent: 5006982 (1991-04-01), Ebersole et al.
patent: 5019962 (1991-05-01), Funabashi et al.
patent: 5060145 (1991-10-01), Scheuneman et al.
patent: 5081576 (1992-01-01), Ward
patent: 5093780 (1992-03-01), Sunahara
patent: 5138703 (1992-08-01), Igarashi
Cochcroft, Jr. Arthur F.
Heil Thomas F.
McDonald Edward A.
Pike Jimmy D.
Raeuber P. Chris
Chan Eddie P.
NCR Corporation
Stevens Richard C.
LandOfFree
Architectures for computer systems having multiple processors, m does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Architectures for computer systems having multiple processors, m, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Architectures for computer systems having multiple processors, m will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-142325