Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction
Reexamination Certificate
2006-10-10
2006-10-10
Fan, Chieh M. (Department: 2611)
Pulse or digital communications
Synchronizers
Phase displacement, slip or jitter correction
C375S372000
Reexamination Certificate
active
07120215
ABSTRACT:
A jitter measurement circuit is described comprising delay elements arranged in a serially-connected chain, and first and second sets of circuitry. Each delay elements has an associated delay, an input and an output that produces a delayed version of the signal at the input. The first set of circuitry is configured to detect propagation of the significant instant of the input clock signal through each of the delay elements and produces a pulse in response thereto. The width of the pulse is approximately equal to the delay of the corresponding delay element. The second set of circuitry has one storage element corresponding to each output of the first set of circuitry, for receiving a trigger signal that is timed to correspond to a delay which is approximately half of the total delay of the chain, and for recording in the corresponding storage element any pulse that is active at the time of occurrence of the trigger signal. Thus, a jitter measurement is made based on the pulses recorded in the storage elements after a plurality of trigger signals has occurred.
REFERENCES:
patent: 4443766 (1984-04-01), Belton, Jr.
patent: 4713621 (1987-12-01), Nakamura et al.
patent: 5272390 (1993-12-01), Watson et al.
patent: 5272729 (1993-12-01), Bechade et al.
patent: 5289135 (1994-02-01), Hoshino et al.
patent: 5457719 (1995-10-01), Guo et al.
patent: 5708382 (1998-01-01), Park
patent: 5761254 (1998-06-01), Behrin
patent: 5900834 (1999-05-01), Kubinec
patent: 6304116 (2001-10-01), Yoon et al.
patent: 6795515 (2004-09-01), Riedle et al.
Li Ken-Ming
Tsao Yun-Hsiang (Chris)
Dechert LLP
Diepenbrock III Anthony B.
Fan Chieh M.
Perilla Jason M.
VIA Technologies Inc.
LandOfFree
Apparatus and method for on-chip jitter measurement does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Apparatus and method for on-chip jitter measurement, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Apparatus and method for on-chip jitter measurement will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3649262