Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2000-07-03
2002-04-23
Nguyen, Ha Tran (Department: 2812)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S613000, C438S614000, C438S627000, C438S634000, C438S638000, C438S687000, C438S688000, C438S706000, C438S745000
Reexamination Certificate
active
06376353
ABSTRACT:
BACKGROUND OF THE INVENTION
(1) Field of the Invention
It is the object of the present invention to provide processes wherein special Al—Cu bond layers or regions are placed on top of the underlying copper pad metal. These Al—Cu bond pads on pure copper (with barrier layer in-between) provide for improved wire bond adhesion to the bond pads and prevent peeling during wire bond adhesion tests.
(2) Description of Related Art
An important challenge in the fabrication of wire bond pads is to have good adhesion and compatibility of the various metal layers in dual damascene processing. The damascene processing is a “standard” method for fabricating planar copper interconnects. Damascene wiring interconnects (and/or studs) are formed by depositing a dielectric layer on a planar surface, patterning it using photolithography and oxide reactive ion etch (RIE), then filling the recesses with conductive metal. The excess metal is removed by chemical mechanical polishing (CMP), while the troughs or channels remain filled with metal. For example, damascene wiring lines can be used to form bit lines in DRAM devices, with processing similar to the formation of W studs in the logic and DRAM devices. In both examples, sputtered Ti/TiN liners, underlying diffusion barriers, have been coated with chemical vapor deposited (CVD) W metal, then polished back to oxide.
In the dual-damascene process, a monolithic stud/wire structure is formed from the repeated patterning of a single thick oxide film followed by metal filling and CMP. First, a relatively thick oxide layer is deposited on a planar surface. The oxide thickness is slightly larger than the desired final thickness of the stud and wire, since a small amount of oxide is removed during CMP. Stud recesses are formed in the oxide using photolithography and RIE that either partially etches through the oxide or traverses the oxide and stops on the underlying metal to be contacted. The wire recesses can then be formed using a separate photolithography step and a timed oxide etching step. If the former stud RIE option is used, the wire etching completes the drilling of the stud holes.
Next, the stud/wire metallization is deposited, then planarized using CMP. The resulting interconnects are produced with fewer process steps than with conventional processing and with the dual damascene process, two layer of metal are formed as one, i.e., wiring line and contact stud vias, avoiding an interface between the layers.
Another metal deposition, besides sputtering techniques, has been adapted as a standard for copper metallization. This technique is electrochemical deposition (ECD) of copper. The electrochemical copper deposition (ECD) still needs, e.g., sputtering techniques, physical vapor deposition (PVD), to deposit thin underlying diffusion barrier film (Ta,TaN) and a conductive “seed” layer of copper.
The key points of Prior Art for copper dual damascene wire bonding, are that poor wire bonding occurs at the bond when bonding directly to pure copper. Brittle intermetallic compounds form directing between the lead-tin solder and the pure copper metal, among others that are possible, e.g., Cu
3
Sn
5
, CuSn
3
. Another reason for difficulty in wire bonding to the pure copper, is that the copper oxide does not form a passivating oxide and spalls or flakes off. Some metals, e.g., aluminum oxide Al
2
O
3
, Cr
2
O
3
, NiO, CoO, and insulating SiO
2
, form dense, passivating oxide, while copper oxide has a Pilling-Bedworth ratio much greater than one and forms oxides that are non-protecting, making the pure copper surface easy to oxidize and less noble than the other materials. Standard wire bond pull strengths are reduced to unacceptable levels resulting in spalling, peeling and fracture of the wire bond at the Cu/Pb-Sn interface, by the pure copper dual damascene Prior Art methods. As an example of goodness, needed for good results in wire bond tensile strength tests, is that the wire itself is broken, at tensile force levels approaching the tensile strength of the appropriate wire, and not at the wire bond itself.
Related Prior Art background patents will now be described in this section.
U.S. Pat. No. 5,989,993 entitled “Method for Galvanic Forming of Bonding Pads” granted Nov. 23, 1999 to Zakel et al. describes a plating process for a bonding pad. A method for the preparation of electrodeposited or galvanically deposited bumps for the bonding of integrated circuits is shown. It is characterized by two subsequent metal depositions, deposited without an external current source (chemical metal deposition) on a metallization.
U.S. Pat. No. 5,785,236 entitled “Advanced Copper Interconnect System That Is Compatible With Existing IC Wire Bonding Technology” granted Jul. 28, 1998 to Cheung et al. describes a copper bonding pad process. A process is provided which enables electrical connection to be formed between gold and aluminum wires and copper interconnects. Conventional techniques for wire bonding are ineffective for bonding gold wires or aluminum wires to copper pads or copper interconnects. The patent describes a process whereby an aluminum pad is formed over the copper interconnects. Metal wire is then bonded to the aluminum pad using conventional wire bonding techniques.
U.S. Pat. No. 5,985,765 entitled “Method For Reducing Bonding Pad Loss Using a Capping Layer When Etching Bonding Pad Passivation Openings” granted Nov. 16, 1999 to Hsiao et al. teaches a bonding pad with an overlying capping layer. A method for reducing bonding pad loss is described using a capping layer when contact openings are etched to the bonding pads, while concurrently etching much deeper fuse openings to the substrate. Bonding pads are used on the top surface of integrated circuit semiconductor chips to provide external electrical connections for I/Os and power. Fusible links are used in the underlying insulating layers to remove redundant defective circuit elements, and thereby, repair defective chips. It is desirable (cost effective) to etch the contact openings in the passivation layer to the bonding pads near the top surface on the chip and to concurrently etch the much deeper fuse openings in the thick underlying insulating layers over the fuses. However, because of the difference in etch depth of the two types of openings, the bonding pads composed of Al/Cu are generally overetched causing bond-pad reliability problems. This invention describes a process in which a capping layer, having a low etch rate, is formed on the bonding pads to prevent overetching, while the fuse openings are etched to the desired depth in the thicker insulating layers.
U.S. Pat. No. 5,923,955 entitled “Fine Flip Chip Interconnection” granted Jul. 13, 1999 to Wong shows a multi-layed bonding pad. There is disclosed a process for creating a flip chip bonded combination for a first integrated circuit and a second integrated circuit. Creating a first connection means on each bonding pad of a first integrated circuit within a first wall structure and a second connection means on each bonding pad of a second integrated circuit within a second wall structure. Removing the second wall structure and partially placing each second connection means within the first wall structure over a respective connection means of the first integrated circuit.
SUMMARY OF THE INVENTION
It is the object of the present invention to provide processes wherein special Al—Cu bond layers or regions are placed on top of the underlying copper pad metal. These Al—Cu bond pads on pure copper (with barrier layer in-between) provide for improved wire bond adhesion to the bond pads and prevent peeling during wire bond adhesion tests.
The first embodiment of the present invention is now summarized, the first method of formation for an Al—Cu alloy top bond pad region for subsequent wire bonding. Provided is a dual copper damascene processing scheme and structure in intermetal dielectric (IMD) layers, with copper metallurgy within and wiring underneath, on a provided semiconductor substrate. Excess copper is polished back by chemical mecha
Chooi Simon
Hong Sangki
Zhou Mei Sheng
Chartered Semiconductor Manufacturing Ltd.
Nguyen Ha Tran
Pike Rosemary L. S.
Saile George O.
LandOfFree
Aluminum and copper bimetallic bond pad scheme for copper... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Aluminum and copper bimetallic bond pad scheme for copper..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Aluminum and copper bimetallic bond pad scheme for copper... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2912093