Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-08-03
2003-11-25
Quach, T. N. (Department: 2814)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S620000, C438S622000, C438S637000
Reexamination Certificate
active
06653220
ABSTRACT:
FIELD OF THE INVENTION
This invention relates to a fabrication process for forming conductive lines for semiconductor devices and particularly to a process to form metal lines for semiconductor memory devices.
BACKGROUND OF THE INVENTION
In semiconductor devices, conductive lines are used to interconnect between various devices, between circuitry, or between both. For example, power buses are typically made of a metal that is capable of carrying the required current necessary to operate the device.
In a semiconductor memory device, besides metal power buses, the memory array is interconnected by a grid of column (digit or bit) and row (word) lines. The word lines are typically made of polycrystalline silicon (also know as polysilicon or poly), and topped with a metal silicide, while the bit lines comprise some form of metal.
The bit lines, in a memory array, run basically perpendicular to the word lines and in a parallel fashion to one another. A common characteristic between neighboring bit lines is the capacitive coupling that exists. Digit lines need to be at a specific precharge voltage in order to be read correctly during memory cell sensing. There is a capacitive coupling component between neighboring conductors in many conventional memory array devices, with the result that when a neighboring digit line is pulled high or low, it can couple a digit line above or below the precharge voltage, thus affecting the device's ability to sense data correctly. As memory arrays become denser, the bit lines are crowded even closer together, which in turn will tend to increase the capacitive coupling.
It is desirable to reduce the capacitive coupling between conductive lines and in particular between neighboring bit lines of a memory array in order to provide a more efficient array. The present invention discloses a method to form a conductive line configuration that may be used in any semiconductor device which uses substantially parallel conductors, such as in the memory array of a memory device, or the like, that indeed reduces capacitive coupling between neighboring conductive lines (i.e., neighboring bit lines in a memory array).
SUMMARY OF THE INVENTION
The present invention includes a method for forming conductive lines fabricated in a semiconductor device. In a preferred implementation, the method includes the steps of forming a first layer of patterned conductive lines, which have substantially vertical sidewalls, on a supporting material; of forming insulative spacers about the substantially vertical sidewalls; of forming trenches into the supporting material that align to the insulative spacers; and of forming a second layer of patterned conductive lines such that each line is at least partially embedded within a corresponding trench. Preferably, the conductive lines are formed by a double metal process and the resulting metal lines are recessed into a supporting material that preferably has a substantially planar surface.
REFERENCES:
patent: 4914056 (1990-04-01), Okumura
patent: 5229325 (1993-07-01), Park et al.
patent: 5561082 (1996-10-01), Matsuo et al.
patent: 5654237 (1997-08-01), Suguro et al.
patent: 5696019 (1997-12-01), Chang
patent: 5719089 (1998-02-01), Cherng et al.
patent: 5763323 (1998-06-01), Kim et al.
patent: 5840621 (1998-11-01), Kasai
patent: 5854128 (1998-12-01), Ma et al.
patent: 6071804 (2000-06-01), Gau
patent: 6136696 (2000-10-01), Horiba
patent: 6281109 (2001-08-01), Ma et al.
Doan Trung
Ma Manny
Wu Jeff Zhiqiang
Micro)n Technology, Inc.
Quach T. N.
LandOfFree
Advance metallization process does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Advance metallization process, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Advance metallization process will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3114950