Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital data error correction
Reexamination Certificate
2005-06-20
2010-10-19
Abraham, Esaw T (Department: 2112)
Error detection/correction and fault detection/recovery
Pulse or data error handling
Digital data error correction
C714S792000, C714S794000, C714S796000, C375S272000, C375S341000
Reexamination Certificate
active
07818654
ABSTRACT:
There is provided an addressing architecture for parallel processing of recursive data. A basic idea is to store a calculated new path metric at the memory location used by the old path metric, which old metric was employed to calculate the new metric. If m metric values are read and m metric values are simultaneously calculated in parallel, it is possible to store the new, calculated metrics in the memory position where the old metrics were held. This is advantageous, since the size of the storage area for the path metrics is reduced to half compared to the storage area employed in prior art Viterbi decoders for the same performance with regard to path metric computations.
REFERENCES:
patent: 6690750 (2004-02-01), Hocevar et al.
patent: 6865710 (2005-03-01), Bickerstaff et al.
patent: 7043682 (2006-05-01), Ferguson
patent: 7242723 (2007-07-01), Nieminen
patent: 7278088 (2007-10-01), Tsai et al.
patent: 7293225 (2007-11-01), Sipila
patent: 7325184 (2008-01-01), Yamanaka et al.
patent: 7346836 (2008-03-01), Ozdemir
patent: 7398458 (2008-07-01), Ferguson
patent: 7496159 (2009-02-01), Wu et al.
Ming-Der Shieh et al: “Efficient management of in-place path metric update and its implementation for Viterbi decoders” Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Monterey, CA, USA May 31-Jun. 3, 1998, New York, NY, USA,IEEE, US, vol. 4, May 3, 1998, pp. 449-452, XP010289495 ISBN: 0-7803-4455-3.
Min B K et al: “A versatile architecture for VLSI implementation of the Viterbi algorithm” Speech Processing 2, VLSI, Underwater Signal Processing. Toronto, May 14-17, 1991, International Conference on Acoustics, Speech & Signal Processing. ICASSP, New York, IEEE, US, vol. vol. 2 Conf. 16, Apr. 14, 1991, pp. 1101-1104, XP010043187 ISBN: 0-7803-0003-3.
Chien-Ming Wu et al: “VLSI architecture of extended in-place path metric update for viterbi decoders” ISCAS 2001. Proceedings of the 2001 IEEE International Symposium on Circuits and Systems. Sydney, Australia, May 6-9, 2001, IEEE International Symposium on Circuits and Systems, New York, NY : IEEE, US, vol. vol. 1 of 5, May 6, 2001, pp. 206-209, XP010541829 ISBN: 0-7803-6685-9.
Rader C M: “Memory Management in a Viterbi Decoder” IEEE Transactions on Communications, IEEE Inc. New York, US, vol. COM-29, No. 9, Sep. 1981, pp. 1399-1401, XP000877057 ISSN: 0090-6778.
Chang Y-N: “An Efficient In-Place VLSI Architecture for Viterbi Algorithm” Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, Kluwer Academic Publishers, Dordrecht, NL, vol. 33, No. 3, Mar. 2003, pp. 317-324, XP001159409 ISSN: 0922-5773.
Mohammed Benaissa, Yiqun Zhu: “A Novel High-Speed Configurable Viterbi Decoder for Broadband Access” Internet Article, [Online] Dec. 2003, XP002337526 Retrieved from the Internet: URL:www.hindawi.net/access/get.aspx?journal=asp& volume=2003&pii=S1110865703310054> [retrieved on Jul. 22, 2005].
Kang I et al: “A Low-Power State-Sequential Viterbi Decoder for CDMA Digital Cellular Applications” 1996 IEEE International Symposium on Circuits and Systems (ISCAS). Circuits and Systems Connecting the World. Atlanta, May 12-15, 1996, IEEE International Symposium on Circuits and Systems (ISCAS), New York, IEEE, US, vol. vol. 4, May 12, 1996, pp. 272-275, XP000704589 ISBN: 0-7803-3074-9.
International Search Report, PCT/IB2005/052019, mailing date Jan. 18, 2006, pp. 4.
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, PCT/IB2005/052019, mailed Jan. 18, 2006, pp. 1.
Daineche Layachi
Sanchez Lekue Aritz
Schenone Christine
Abraham Esaw T
Hawranek Scott J.
Hogan & Lovells US LLP
Kubida William J.
ST-Ericsson SA
LandOfFree
Addressing strategy for Viterbi metric computation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Addressing strategy for Viterbi metric computation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Addressing strategy for Viterbi metric computation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4182323