Electrical computers and digital processing systems: memory – Address formation – Address multiplexing or address bus manipulation
Patent
1996-10-23
1999-04-13
Swann, Tod R.
Electrical computers and digital processing systems: memory
Address formation
Address multiplexing or address bus manipulation
345506, 39580032, 39580043, 711 2, 711 4, 711 5, 711104, 711105, 711169, 711200, 711201, 711202, 711212, 711220, G06F 1200
Patent
active
058939326
ABSTRACT:
A microprocessor system integrated on a chip having one or more address generation devices, at least one memory location, and at least one peripheral unit. The address path is divided into two portions having a first logic unit conditioning the address from the one or more address generation devices on the first portion of the address path for gating onto the second portion of the address path. The first logic unit converts a single 16 bit address location into two 8 bit address locations. The first logic unit maintains a first address on the second address path when the CPU is in a next address pipeline mode. A second logic unit selects a memory architecture so that the system can address DRAM units having a various number of rows and/or columns.
REFERENCES:
patent: 4675808 (1987-06-01), Grimm et al.
patent: 4937734 (1990-06-01), Bechtolsheim
patent: 5175835 (1992-12-01), Beighe et al.
patent: 5603041 (1997-02-01), Carpenter et al.
patent: 5640527 (1997-06-01), Pecone
patent: 5825372 (1994-06-01), Artieri
Bui Dinh Kim
Dey Shankar
Zhao Ming
Advanced Micro Devices , Inc.
Nelson H. Donald
Swann Tod R.
Tran Denise
LandOfFree
Address path architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Address path architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Address path architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-223061