Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates
Reexamination Certificate
2008-03-25
2008-03-25
Barnie, Rexford (Department: 2819)
Electronic digital logic circuitry
Clocking or synchronizing of logic stages or gates
C326S098000, C326S121000, C327S201000
Reexamination Certificate
active
11463976
ABSTRACT:
A non-inverting dynamic register includes a domino stage, a mux, and an output stage. The domino stage evaluates a logic function based on at least one input data signal and a pulsed clock signal, and opens an evaluation window when the pulsed clock signal goes high, and pulls a pre-charged node low if it evaluates, and keeps the pre-charged node high if it fails to evaluate. The mux pulls a feedback node low if the pre-charged node goes low during the evaluation window, and pulls the feedback node high if the pre-charged node is high during the evaluation window. The output stage is coupled to the pre-charged node and the feedback node. The output stage provides an output signal based on states of the pre-charged and the feedback nodes.
REFERENCES:
patent: 5075386 (1991-12-01), Vanderbilt
patent: 5889979 (1999-03-01), Miller, Jr. et al.
patent: 5926038 (1999-07-01), Fouts et al.
patent: 6191618 (2001-02-01), Gayles et al.
patent: 6265899 (2001-07-01), Abdel-Hafeez et al.
patent: 6496038 (2002-12-01), Sprague et al.
patent: 6560737 (2003-05-01), Colon-Bonet et al.
patent: 6628143 (2003-09-01), Hsu et al.
patent: 6650145 (2003-11-01), Ngo et al.
patent: 2002/0158670 (2002-10-01), Alvandpour
patent: 2003/0042932 (2003-03-01), Bales
patent: 2003/0052714 (2003-03-01), Alvandpour
patent: 2003/0110404 (2003-06-01), Seningen et al.
patent: 2004/0056685 (2004-03-01), Azam et al.
patent: 2004/0257115 (2004-12-01), Bertram et al.
patent: 2005/0046446 (2005-03-01), Qureshi et al.
patent: 2005/0110522 (2005-05-01), Hoekstra
Bertram Raymond A.
Lundberg James R.
Barnie Rexford
Crawford Jason
Huffman James W.
Huffman Richard K.
Via Technologies Inc.
LandOfFree
Accelerated N-channel dynamic register does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Accelerated N-channel dynamic register, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Accelerated N-channel dynamic register will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3942106