A/D conversion offset error correction

Coded data generation or conversion – Converter compensation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C341S155000

Reexamination Certificate

active

06351227

ABSTRACT:

TECHNICAL FIELD
The present invention relates generally to A/D conversion, and in particular to a method and arrangement for A/D conversion offset error correction and to an A/D conversion offset error compensated decoding method and arrangement.
BACKGROUND
An A/D converter typically has a resolution of 10-14 bits. However, not all of these bits are valid, since there normally is a zero offset error in the range of 4-6 times the least significant bit. This offset error typically varies rather slowly over time and may, in a first approximation, be considered as a constant that characterizes the A/D converter and differs from one converter to another. A problem caused by this offset error is that it may lead to incorrect decoding of bits or symbols in decoders if the noise level is sufficiently high.
SUMMARY
An object of the present invention is to provide an A/D conversion offset error correction method and arrangement that estimate the offset error and subtract it from the A/D converted signal before this signal is decoded.
Another object of the present invention is to provide an A/D conversion offset error compensated decoding method and arrangement.
These object is solved in accordance with the attached patent claims.
Briefly, the present invention is based on the observation that the decoding process itself may be used to determine the offset error. By subtracting a digital signal that is equivalent to the decoded signal from the A/D converted signal, the remaining digital signal will only contain the offset error and noise. If this signal over is averaged time, the noise will average to zero, and only an estimate of the offset will remain. By subtracting this offset estimate from future A/D converted signals, decoding of this offset corrected signal will be more robust. Alternatively one may say that the SNR (signal to noise ratio) of the decoding process has been increased.


REFERENCES:
patent: 4766417 (1988-08-01), Takayama et al.
patent: 4968988 (1990-11-01), Miki et al.
patent: 4972189 (1990-11-01), Polito et al.
patent: 5111203 (1992-05-01), Calkins
patent: 5153593 (1992-10-01), Walden et al.
patent: 5465092 (1995-11-01), Mayes et al.
patent: 5585796 (1996-12-01), Svensson et al.
patent: 5798724 (1998-08-01), Myers
patent: 6177893 (2001-01-01), Velazquez et al.
patent: 6278391 (2001-08-01), Walker
Gunnarsson, L.; International-Type Search Report; Search Request No. SE99/00771; App. No. SE9901888-9; Feb. 17, 2000, pp. 1-2.
Farieta, A., International Search Report on International Application No. PCT/SE00/00973, Jun. 18, 2000, pp. 1-3.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

A/D conversion offset error correction does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with A/D conversion offset error correction, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and A/D conversion offset error correction will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2970456

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.