ECL to CMOS level translator using delayed feedback for high spe

Electronic digital logic circuitry – Interface – Logic level shifting

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

326 68, H03K 190185

Patent

active

057291560

ABSTRACT:
A voltage level translator for converting a small-signal differential ECL input signal into a full rail, single-ended CMOS output signal, wherein the difference in current generated by a pair of P-channel transistors as a result in a transitioning of the ECL signal is "mirrored" by a pair of N-channel output transistors, causing the CMOS output voltage to transition, the delay in transitioning of the output transistors being minimized through the use of delayed feedback.

REFERENCES:
patent: 5136190 (1992-08-01), Chern et al.
patent: 5357149 (1994-10-01), Kimura
patent: 5384737 (1995-01-01), Childs et al.
patent: 5467313 (1995-11-01), Jung et al.
patent: 5606268 (1997-02-01), Van Brunt

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

ECL to CMOS level translator using delayed feedback for high spe does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with ECL to CMOS level translator using delayed feedback for high spe, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and ECL to CMOS level translator using delayed feedback for high spe will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-961350

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.