Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Patent
1999-03-23
2000-12-05
Niebling, John F.
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
438638, 438666, 438669, 438672, 438687, H01L 214763
Patent
active
06156642&
ABSTRACT:
A semiconductor fabrication method is provided for fabricating a dual damascene structure in a semiconductor device. By this method, a dielectric layer is first formed over a semiconductor substrate, and then a void structure including a via hole and a trench is formed in the dielectric layer. Next, a metallization structure is formed in the void structure in the dielectric layer, and after this, a special etching agent is used to treat the exposed surface of the metallization structure so as to make the exposed surface substantially rugged. Finally, a passivation layer is formed over the metallization structure, with the metallization structure serving as the intended dual damascene structure. The roughness of the exposed surface of the metallization structure can help buffer the stresses from the deposition of the passivation layer thereon and also help strengthen the adhesion between the passivation layer and the metallization structure, so that the passivation layer can be firmly secured to the metallization structure. As a result, the passivation layer cannot peel off the metallization structure, and thereby can more reliably help prevent the metallization structure from oxidizing and the atoms/ions in the metallization structure from diffusing into the subsequently formed dielectric layer above the metallization structure. The resultant IC device is therefore more reliable to use.
REFERENCES:
patent: 4833519 (1989-05-01), Kawano et al.
patent: 4981550 (1991-01-01), Huttemann et al.
patent: 5026666 (1991-06-01), Hills et al.
patent: 5028513 (1991-07-01), Murakami et al.
patent: 5099304 (1992-03-01), Takemura et al.
patent: 5106781 (1992-04-01), Penning De Vries
patent: 5164330 (1992-11-01), Davis et al.
patent: 5210054 (1993-05-01), Ikeda et al.
patent: 5227337 (1993-07-01), Kadomura
patent: 5231051 (1993-07-01), Baldi et al.
patent: 5387550 (1995-02-01), Cheffings et al.
patent: 5861076 (1999-08-01), Adlam et al.
patent: 5942449 (1999-08-01), Meikle
patent: 5976928 (1999-11-01), Kirlin et al.
patent: 6008140 (1999-12-01), Ye et al.
patent: 6010603 (2000-01-01), Ye et al.
patent: 6037258 (2000-03-01), Liu et al.
patent: 6037664 (2000-03-01), Zhao et al.
patent: 6080529 (2000-06-01), Ye et al.
Lur Water
Wu Juan-Yuan
Gurley Lynne
Niebling John F.
United Microelectronics Corp.
LandOfFree
Method of fabricating a dual damascene structure in an integrate does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating a dual damascene structure in an integrate, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating a dual damascene structure in an integrate will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-961248