Process for device fabrication in which a thin layer of cobalt s

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438649, 438655, H01L 21283, H01L 21336

Patent

active

057286256

ABSTRACT:
The present invention is directed to a process for device fabrication in which a layer of cobalt silicide is formed as a low resistance contact layer over the source and drain regions of a device. The silicon substrate is first subjected to conditions that fore a thin layer of oxide on the surface thereof. It is advantageous if the oxide thickness is about 0.5 nm to about 1.5 nm. At least one layer of cobalt is then formed on at least the oxidized surfaces of the silicon substrate. The cobalt layer(s) is formed using conventional expedients such as e-beam evaporation. The cobalt layer(s) is formed on the substrate in an essentially oxygen free environment. Each cobalt layer has a thickness of about 1 nm to about 5 nm. While maintaining the substrate in the essentially oxygen-free environment, the substrate is annealed to form a layer of cobalt silicide. It is advantageous if the substrate is annealed at a temperature in the range of about 450.degree. C. to about 800.degree. C. The cobalt silicide that results has a low resistance and high uniformity that makes it advantageous for use as a contact material.

REFERENCES:
patent: 5047367 (1991-09-01), Wei et al.
patent: 5194405 (1993-03-01), Sumi et al.
patent: 5266156 (1993-11-01), Nasr
patent: 5290731 (1994-03-01), Sugano et al.
patent: 5308793 (1994-05-01), Taguchi
patent: 5397744 (1995-03-01), Sumi et al.
patent: 5399526 (1995-03-01), Sumi
patent: 5563100 (1996-10-01), Matsubara
CoSi.sub.2 "An Attractive Alternative to TiSi.sub.2 ", by Maex, K., Semiconductor International,pp. 75-80, (Mar. 1995).
"New Silicidation Technology by SITOX (Silicidation Through Oxide", by Sumi, H. et al., IEEE, IEDM Tech Dig., Dec. 1990, pp. 249-252.
"A Manufacturable Process for the Formation of Self Aligned Cobalt Silicide in a Sub Micrometer CMOS Technology", Berti, A.C.,1992 Proc. 9th International VLSI Multilevel Interconnection Conference(VMIC), pp. 267-273, (Jun. 9-10, 1992).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for device fabrication in which a thin layer of cobalt s does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for device fabrication in which a thin layer of cobalt s, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for device fabrication in which a thin layer of cobalt s will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-957242

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.