Reducing two variables in alternate clock cycles during data tra

Electrical computers and digital data processing systems: input/ – Input/output data processing – Data transfer specifying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

711131, 711 5, 358 114, 345505, G06F 1200

Patent

active

060413697

ABSTRACT:
An improved apparatus and method for monitoring and controlling when a data phase in a burst transmission of data is about to end. The apparatus described interleaves dual adder circuits such that each dual adder circuit has more time to process incoming data. Distribution of the processing allows slower, lower cost components to be used in high speed applications. The described apparatus and method are particularly useful in peripheral component interconnect applications.

REFERENCES:
patent: 5539891 (1996-07-01), Childers et al.
patent: 5557734 (1996-09-01), Wilson
patent: 5581669 (1996-12-01), Voth
patent: 5732241 (1998-03-01), Chan
patent: 5768622 (1998-06-01), Lory et al.
patent: 5832302 (1998-11-01), Watkins
patent: 5918072 (1999-06-01), Bhattacharya

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Reducing two variables in alternate clock cycles during data tra does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Reducing two variables in alternate clock cycles during data tra, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reducing two variables in alternate clock cycles during data tra will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-738595

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.