Direct memory access (DMA) via separate bus utilizing a buffer f

Electrical computers and digital data processing systems: input/ – Input/output data processing – Direct memory accessing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

710 28, G06F 1314

Patent

active

059580259

ABSTRACT:
To increase access speed, a single-chip computer system having a direct memory access (DMA) mode, includes a central processing unit (CPU) for executing instructions, a first bus connected to the CPU, a memory array connected to the first bus, for storing data, a buffer connected to the first bus, a second bus connected to the buffer, and a communication circuit, connected to the second bus, for receiving and outputting data. The buffer connects the first bus to the second bus when the DMA mode is executed, and disconnects the first bus from the second bus when the DMA mode is not executed.

REFERENCES:
patent: 4122520 (1978-10-01), Adamchick et al.
patent: 4665483 (1987-05-01), Ciacci et al.
patent: 4935868 (1990-06-01), Dulac
patent: 4975832 (1990-12-01), Saito et al.
patent: 5546568 (1996-08-01), Bland et al.
patent: 5692201 (1997-11-01), Yato

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Direct memory access (DMA) via separate bus utilizing a buffer f does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Direct memory access (DMA) via separate bus utilizing a buffer f, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Direct memory access (DMA) via separate bus utilizing a buffer f will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-697678

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.