Techniques for providing adjustable on-chip termination...

Electronic digital logic circuitry – Signal sensitivity or transmission integrity – Bus or line termination

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S087000, C327S112000

Reexamination Certificate

active

07825682

ABSTRACT:
Techniques are provided for individually adjusting the on-chip termination impedance that is generated by input and output (IO) buffers in an input/output (IO) bank on an integrated circuit. The IO buffers in an IO bank can generate different on-chip termination impedances. And as a result, an IO bank can support more than one class of memory interfaces. An OCT calibration block generates a digital on-chip termination (OCT) calibration code. In some embodiments, circuitry in the IO banks can be configured to shift the OCT calibration code by one or more bits to adjust the series and/or parallel on-chip termination impedance in one or more IO buffers.

REFERENCES:
patent: 4719369 (1988-01-01), Asano et al.
patent: 5134311 (1992-07-01), Biber et al.
patent: 5254883 (1993-10-01), Horowitz et al.
patent: 5559448 (1996-09-01), Koenig
patent: 5764080 (1998-06-01), Huang et al.
patent: 5955911 (1999-09-01), Drost et al.
patent: 6064224 (2000-05-01), Esch et al.
patent: 6118310 (2000-09-01), Esch, Jr.
patent: 6366128 (2002-04-01), Ghia et al.
patent: 6433579 (2002-08-01), Wang et al.
patent: 6445245 (2002-09-01), Schultz et al.
patent: 6489837 (2002-12-01), Schultz et al.
patent: 6509757 (2003-01-01), Humphrey
patent: 6535047 (2003-03-01), Mughal et al.
patent: 6586964 (2003-07-01), Kent et al.
patent: 6590413 (2003-07-01), Yang
patent: 6603329 (2003-08-01), Wang et al.
patent: 6605958 (2003-08-01), Bergman et al.
patent: 6798237 (2004-09-01), Wang et al.
patent: 6812732 (2004-11-01), Bui
patent: 6812734 (2004-11-01), Shumarayev et al.
patent: 6836144 (2004-12-01), Bui et al.
patent: 6888369 (2005-05-01), Wang et al.
patent: 6888370 (2005-05-01), Luo et al.
patent: 6980022 (2005-12-01), Shumarayev et al.
patent: 7038485 (2006-05-01), Nakashima et al.
patent: 7084662 (2006-08-01), Om et al.
patent: 7193431 (2007-03-01), Miyake et al.
patent: 7221193 (2007-05-01), Wang et al.
patent: 7239171 (2007-07-01), Wang et al.
patent: 7391229 (2008-06-01), Santurkar et al.
patent: 7417452 (2008-08-01), Wang et al.
patent: 7420386 (2008-09-01), Wang et al.
patent: 7443193 (2008-10-01), Santurkar et al.
patent: 2002/0101278 (2002-08-01), Schultz et al.
patent: 2003/0218477 (2003-11-01), Jang et al.
patent: 2004/0008054 (2004-01-01), Lesea et al.
patent: 2004/0113653 (2004-06-01), Lundberg
patent: 2005/0012533 (2005-01-01), Aoyama et al.
patent: 2007/0236247 (2007-10-01), Wang et al.
patent: 2008/0048714 (2008-02-01), Lee et al.
U.S. Appl. No. 11/364,371, filed Feb. 28, 2006, Santurkar et al.
“Virtex-II Pro and Virtex-II Pro X FPGA User Guide,” Mar. 23, 2005, pp. 223-240.
“Stratix II Device Handbook, vol. 2: 4. Selectable I/O Standards in Stratix II & Stratix II GX Devices,” Altera Corporation, Dec. 2005, pp. 4-1 through 4-42.
“Virtex-4 User Guide,” Mar. 21, 2006.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Techniques for providing adjustable on-chip termination... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Techniques for providing adjustable on-chip termination..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Techniques for providing adjustable on-chip termination... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4211650

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.