Self timed memory chip having an apportionable data bus

Electrical computers and digital processing systems: memory – Storage accessing and control – Specific memory composition

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C711S212000

Reexamination Certificate

active

07546410

ABSTRACT:
A self timed memory chip having an apportionable data bus. Access timing to an array on the memory chip is dynamically determined by circuitry on the memory chip. A ring oscillator on the memory chip has a frequency that is indicative of how fast an array on the memory chip can be accessed. The ring oscillator includes a bit line that is periodically charged and a memory element that subsequently discharges the bit line. The memory chip has a data bus interface having a number of bits. The data bus interface has a first number of bits apportioned to write data and a second number of bits apportioned to read data. The first number of bits and the second number of bits is programmable.

REFERENCES:
patent: 4016545 (1977-04-01), Lipovski
patent: 5157635 (1992-10-01), Ellis et al.
patent: 5355455 (1994-10-01), Hilgendorf et al.
patent: 5379382 (1995-01-01), Work et al.
patent: 5418499 (1995-05-01), Nakao
patent: 5423009 (1995-06-01), Zhu
patent: 5781766 (1998-07-01), Davis
patent: 5949733 (1999-09-01), Kotani et al.
patent: 6138204 (2000-10-01), Amon et al.
patent: 6173345 (2001-01-01), Stevens
patent: 6317352 (2001-11-01), Halbert et al.
patent: 6392957 (2002-05-01), Shubat et al.
patent: 6434654 (2002-08-01), Story et al.
patent: 6502161 (2002-12-01), Perego et al.
patent: 6581115 (2003-06-01), Arimilli et al.
patent: 6658523 (2003-12-01), Janzen et al.
patent: 6774734 (2004-08-01), Christensen et al.
patent: 7136953 (2006-11-01), Bisson et al.
patent: 7171508 (2007-01-01), Choi
patent: 7243252 (2007-07-01), Yanagawa
patent: 7483327 (2009-01-01), Qureshi et al.
patent: 2002/0023191 (2002-02-01), Fudeyasu
patent: 2003/0046559 (2003-03-01), Macy et al.
patent: 2004/0148482 (2004-07-01), Grundy et al.
patent: 2005/0210216 (2005-09-01), Jobs et al.
patent: 2005/0235090 (2005-10-01), Lee et al.
patent: 2006/0041730 (2006-02-01), Larson
patent: 2006/0050665 (2006-03-01), Bruckman
patent: 2006/0090112 (2006-04-01), Cochran et al.
patent: 2007/0083701 (2007-04-01), Kapil
Preparing for FB-DIMM and DDR2-Application Overview, pp. 1-8 http:/www.tektronix.com/memory.
Kilbuck, Kevin; “Fully Buffered DIMM—Unleashing Server Capacity”, May 25, 2005.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Self timed memory chip having an apportionable data bus does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Self timed memory chip having an apportionable data bus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self timed memory chip having an apportionable data bus will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4132025

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.