Load balanced interrupt handling in an embedded symmetric...

Electrical computers and digital processing systems: virtual mac – Task management or control – Process scheduling

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C710S260000

Reexamination Certificate

active

07444639

ABSTRACT:
In an embedded symmetric multiprocessor (ESMP) system it is desirable to maintain equal central processing unit load balance. When an interrupt occurs, a single central processing receives the interrupt and then passes information to the central processing unit scheduling software. This software will in turn determine which central processing unit can best handle the interrupt. Because the scheduling software is able to determine which central processing unit handles the interrupt process, it can maintain central processing unit load balancing resulting in better system performance.

REFERENCES:
patent: 5867706 (1999-02-01), Martin et al.
patent: 5905897 (1999-05-01), Chou et al.
patent: 6189065 (2001-02-01), Arndt et al.
patent: 6738847 (2004-05-01), Beale et al.
patent: 6813665 (2004-11-01), Rankin et al.
patent: 2005/0102677 (2005-05-01), Gootherts

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Load balanced interrupt handling in an embedded symmetric... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Load balanced interrupt handling in an embedded symmetric..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Load balanced interrupt handling in an embedded symmetric... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3988319

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.