Static information storage and retrieval – Floating gate – Particular biasing
Reexamination Certificate
2007-02-13
2008-09-23
Nguyen, Tan T. (Department: 2827)
Static information storage and retrieval
Floating gate
Particular biasing
C365S185180, C365S185270
Reexamination Certificate
active
07428173
ABSTRACT:
A buried bipolar junction is provided in a charge trapping transistor memory device. During a write operation electrons are injected into a surface depletion region of the memory cell transistors. These electrons are accelerated in a vertical electric field and injected over a barrier to a charge trapping dielectric layer of the memory cells.
REFERENCES:
patent: 4148044 (1979-04-01), Roessler
patent: 5349220 (1994-09-01), Hong
patent: 5350938 (1994-09-01), Matsukawa et al.
patent: 5594688 (1997-01-01), Sato
patent: 5617357 (1997-04-01), Haddad et al.
patent: 5828605 (1998-10-01), Peng et al.
patent: 5867425 (1999-02-01), Wong
patent: 5872732 (1999-02-01), Wong
patent: 6107659 (2000-08-01), Onakado et al.
patent: 7133136 (2006-11-01), Soskind
patent: 2006/0279998 (2006-12-01), Forbes
patent: 2007/0206424 (2007-09-01), Kuo et al.
Bude, J. D., et al., “EEPROM/Flash Sub 3.0V Drain-Source Bias Hot Carrier Writing”,International Electron Devices Meeting, Technical Digest,(Dec. 1995),989-991.
Bude, J. D., et al., “Secondary Electron Flash—a High Performance, Low Power Flash Technology for 0.35 micrometer and Below”,International Electron Devices Meeting, Technical Digest,Held in Washington, D.C.,(Dec. 7-10, 1997),279-282.
Eitan, Boaz , et al., “NROM: A Novel Localized Trapping, 2-Bit Nonvolatile Memory Cell”,IEEE Electron Device Letters, 21(11), (Nov. 2000),543-545.
Han, K. M., et al., “Sequential substrate and channel hot electron injection to separate oxide and interface traps in n-MOSTs”,Solid-State Electronics, vol. 38, No. 1, (1995), 105-113.
Lusky, Eli, et al., “Characterization of Channel Hot Electron Injection by the Subthreshold of NROM Device”,IEEE Electron Device Letters, 22(11), (Nov. 2001),556-558.
Maayan, E. , et al., “A 512MB BROM Flash Data Storage: Memory with 8MB/s Data Rate”,ISSCC 2002 / Session 6 / SRAM and Non-Volatile Memories,(Feb. 2002),4 pages.
Mahapatra, S. , et al., “CHISEL Flash EEPROM—Part I: Performance and Scaling”,IEEE Transactions on Electron Devices, vol. 49, No. 7, (Jul. 2002),1296-1301.
Mahapatra, S. , et al., “CHISEL Flash EEPROM—Part II: Reliability”,IEEE Transactions on Electron Devices, vol. 49, No. 7, (Jul. 2002), 1302-1307.
Neugroschel, Arnost , et al., “Direct-Current Measurements of Oxide and Interface Traps on Oxidized Silicon”,IEEE Transactions on Electron Devices, vol. 42, No. 9, (Sep. 1995),1657-1662, September.
Nishida, Toshikazu , “BiMOS and SMOSC structures for MOS parameter measurement”,Solid-State Electronics, vol. 35, No. 3, (Mar. 1992),357-369.
Sonoda, Ken'ichiro , et al., “Compact Modeling of a Flash Memory Cell Including Substrate-Bias-Dependent Hot-Electron Gate Current”,IEEE Transactions on Electron Devices, vol. 51, No. 10, (Oct. 2004),1726-1730.
Micro)n Technology, Inc.
Nguyen Tan T.
LandOfFree
Low power NROM memory devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Low power NROM memory devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power NROM memory devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3975101