Nanoscale interconnection interface

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital data error correction

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S752000, C714S805000, C716S030000, C716S030000, C708S001000

Reexamination Certificate

active

07350132

ABSTRACT:
One embodiment of the present invention provides a demultiplexer implemented as a nanowire crossbar or a hybrid nanowire/microscale-signal-line crossbar with resistor-like nanowire junctions. The demultiplexer of one embodiment provides demultiplexing of signals input on k microscale address lines to 2kor fewer nanowires, employing supplemental, internal address lines to map 2knanowire addresses to a larger, internal, n-bit address space, where n>k. A second demultiplexer embodiment of the present invention provides demultiplexing of signals input on n microscale address lines to 2knanowires, with n>k, using 2k, well-distributed, n-bit external addresses to access the 2knanowires. Additional embodiments of the present invention include a method for evaluating different mappings of nanowire addresses to internal address-spaces of different sizes, or to evaluate mappings of nanowires to external address-spaces of different sizes, metrics for evaluating address mapping and demultiplexer designs, and demultiplexer design methods.

REFERENCES:
patent: 4556960 (1985-12-01), Cohn et al.
patent: 6466512 (2002-10-01), Hogan et al.
patent: 7073157 (2006-07-01), DeHon et al.
patent: 7191380 (2007-03-01), Kuekes et al.
patent: WO2005/026957 (2005-03-01), None
Chen, Yong, et al., “Nanoscale molecular-switch devices fabricated by imprint lithography,” Applied Physics Letter, vol. 82, No. 10, Mar. 10, 2003, pp. 1610-1612.
Dehon, Andre, “Array-Based Architecture for FET-Based, Nanoscale Electronics,” IEEE Transactions on Nanotechnology, vol. 2, No. 1, Mar. 2003 (Abstract only).
Collier, C.P., et al., “Electronically configurable Molecular-Based Logic Gates,” SCIENCE, vol. 285, Jul. 16, 1999, pp. 391-394.
Zhong, Zhaohui, et al., “Nanowire Crossbar Arrays as Address Decoders for Interated Nanosystems,” SCIENCE, vol. 302, No. 21, 2003, pp. 1377-1379.
Chen, Yong, et al., “Nanoscale molecular-switch crossbar circuits,” Nanotechnology, vol. 14, 2003, (Abstract only).
Heath, James R., et al., “A Defect-Tolerant Computer Architecture: Opportunities for Nanotechnology,” SCIENCE, vol. 280, Jun. 12, 1998, pp. 1716-1721.
Nikolic, K., et al., “Fault-tolerant techniques for nanocomputers,” Nanotechnology, vol. 13, May 23, 2002, (Abstract only).
Han, Jie, et al., “A defect-and fault-tolerant architecture for nanocomputers,” Nanotechnology, vol. 14, Jan. 16, 2003, (Abstract only).
Stapper, C.H., et al., “High-reliability fault-tolerant 16-MBit memory chip,” IEEE Transactions on Reliability, vol. 42, Issue 4, Dec. 1993, (Abstract only).
Kuekes, Philip J., et al., “Defect-Tolerant Interconnect to Nanoelectronic Circuits: Internally-Redundant Demultiplexers Based on Error-Correcting Codes,” HP Labs, Apr. 13, 2004.
Jaffe, David B., “Information about binary linear codes,” Whitehead Institute/MIT Center for Genome Research, (Abstract only).
Luo, Yi, et al., “Two-Dimensional Molecular Electronics Circuits,”CHEMPHYSCHEM, vol. 3, 2002, pp. 519-525.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Nanoscale interconnection interface does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Nanoscale interconnection interface, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Nanoscale interconnection interface will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3974839

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.