Set/reset latch with minimum single event upset

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S203000, C327S208000, C327S209000, C327S217000, C327S218000, C714S726000

Reexamination Certificate

active

11181707

ABSTRACT:
A method and latch circuits are provided for implementing enhanced noise immunity performance. Each latch circuit includes any L1 latch and an L2 latch coupled to the L1 latch. Data is first latched in the L1 latch during a first half clock cycle and then latched in the L2 latch during a second half clock cycle. A path opposite a latched data state is gated off in both the L1 latch and the L2 latch, where a path to a voltage supply rail is gated off with a latched low data state and a path to ground is gated off with a latched high data state.

REFERENCES:
patent: 5001361 (1991-03-01), Tamamura et al.
patent: 6008678 (1999-12-01), Barber
patent: 6373771 (2002-04-01), Fifield et al.
patent: 6433586 (2002-08-01), Ooishi
patent: 6624677 (2003-09-01), Wissel
patent: 6803799 (2004-10-01), Churchill et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Set/reset latch with minimum single event upset does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Set/reset latch with minimum single event upset, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Set/reset latch with minimum single event upset will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3911276

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.