Method and apparatus for implementing a data processor...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital data error correction

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S792000

Reexamination Certificate

active

10818735

ABSTRACT:
An improved method and apparatus for performing single-cycle operations (such as for example Maximum a Posteriori, i.e. MAP decode) in digital processors is disclosed. In one exemplary configuration, a processor is fitted with a specialized instruction and extension Arithmetic Logic Unit (ALU) to efficiently perform the forward and reverse transition trellis metric updates as well as the Log Likelihood ratio calculation in order to accelerate the decoding of Turbo-encoded data sequences. The processor executes software comprising the single operand instruction to perform Turbo decoding with the efficiency comparable to a dedicated hardware implementation. The programmable apparatus can be readily reprogrammed to accommodate evolving standards.

REFERENCES:
patent: 3652998 (1972-03-01), Forney, Jr.
patent: 4677625 (1987-06-01), Betts et al.
patent: 4677626 (1987-06-01), Betts et al.
patent: 4802174 (1989-01-01), Hiraiwa et al.
patent: 4881241 (1989-11-01), Pommier et al.
patent: 5077741 (1991-12-01), Kotzin
patent: 5157671 (1992-10-01), Karplus
patent: 5263051 (1993-11-01), Eyuboglu
patent: 5287374 (1994-02-01), Parr
patent: 5289501 (1994-02-01), Seshadri et al.
patent: 5331664 (1994-07-01), Desperben et al.
patent: 5442627 (1995-08-01), Viterbi et al.
patent: 5446747 (1995-08-01), Berrou
patent: 6028899 (2000-02-01), Petersen
patent: 6192501 (2001-02-01), Hladik et al.
patent: 6272183 (2001-08-01), Berens et al.
patent: 6289000 (2001-09-01), Yonge, III
patent: 6304996 (2001-10-01), Van Stralen et al.
patent: 6477679 (2002-11-01), Such et al.
patent: 6516437 (2003-02-01), Van Stralen et al.
patent: 2003/0002603 (2003-01-01), Worm et al.
patent: 2003/0028844 (2003-02-01), Coombs
patent: 0 409 205 (1990-07-01), None
patent: 1 271 789 (2001-06-01), None
patent: 1 276 242 (2001-07-01), None
patent: 59019454 (1984-01-01), None
patent: WO 00/27085 (2000-05-01), None
patent: WO 00/38366 (2000-06-01), None
Bonek, P.; Ivanov, A.; Kallel, S., “A variable rate constraint length K=5 Viterbi decoder for 12 Mb/s ,” Electrical and Computer Engineering, 1993. Canadian Conference on , vol., No.pp. 582-585 vol. 1, Sep. 14-17, 1993.
Report entitled “Modeling and Simulation of a Turbo Encoder and Decoder for Wireless Communication Systems” by Sayantan Choudhury (no date) (10 pages).
Article entitled “The UMTS Turbo Code and an Efficient Decoder Implementation Suitable for Software-Defined Radios” by M.C. Valenti and J. Sun; International Journal of Wireless Information Networks, vol. 8, No. 4, Oct. 2001 (© 2002) (pp. 203-215).
Article entitled “Turbo Code Implementation on the c6x” by William J. Ebel, Associate Professor, Alexandria Research Institute, Virginia Polytechnic Institute and State University (no date) (13 pages).
3DSP White Paper entitled Implementation of a 3GPP Turbo Decoder on a Programmable DSP Core by James G. Harrison, 3DSP Corporation as presented at the Communications Design Conference, San Jose, CA Oct. 2, 2001 (9 pages) (www.3dsp.com).
Report entitled Efficient Software Implementation of the Max-Log-MAP Turbo Decoder on the StarCore SC140 DSP by Amir Chass, Arik Gubeskys and Gideon Kutz, Motorola Semiconductor Israel Ltd. (no date) (5 pages).
Report entitled “A Real-Time Embedded Software Implementation of a Turbo Encoder and Soft Output Viterbi Algorithm Based Turbo Decoder” by M. Farooq Sabir, Rashmi Tripathi, Brian L. Evans, and Alan C. Bovik, Dept. of Electrical and Comp. Eng., The University of Texas, Austin, TX (no date) (5 pages).
Report entitled “Fixed Point Implementation for Turbo Codes” by Tri Ngo and Ingrid Verbauwhede, Department of Electrical Engineering, University of California, Los Angeles, Final Report 1998-99 for Micro Project 98-162 (4 pages).
Report entitled Reconfigurable Signal Processor for Channel Coding and Decoding in Low SNR Wirelss Communications by Steve Halter, Mats Oberg, Paul M. Chau and Paul H. Siegel, ICAS Center, University of California, San Diego, Center for Wireless Communications, (no date) (17 pages).
Report entitled “A Low Complex Parallel Decoding Structure for Turbo-Codes” by Zhang Zhongpei and Zhou Liang, 12thDept. of UESTC, Chengdu 610054 China (no date) (3 pages).
Report entitled The Alcatel 9343 DVB-OBP Product: An On-Board Processor for Digital Television and Internet Data by Y. LeRoy, J. Prat, A. Jalon, J. Riba, J. Sala, and I. Morrison, Alcatel Espacio (AEO) (no date) (8 pages).
Report entitled “Turbo Codes propel new concepts for superior codes (Part III)” by Charles Constatine Gumas, (no date) (10 pages). (http://www.chipcenter.com/dsp/DSP000505F1.html).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for implementing a data processor... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for implementing a data processor..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for implementing a data processor... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3871108

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.