Circuit technique for high speed low power data transfer bus

Electronic digital logic circuitry – Interface – Current driving

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S090000, C326S083000

Reexamination Certificate

active

07005892

ABSTRACT:
A high speed low power data transfer bus circuit that reduces bus power consumption by imposing a limited, controlled voltage swing on the associated data bus. In one embodiment, an inverter is coupled with a pMOS pass transistor and an nMOS discharge transistor, and the combination is coupled with a data bus. The discharge transistor and pass transistor can be programmed to provide a preselected bus operational characteristics. In another embodiment, multiple nMOS discharge transistors can be coupled to the data bus via the pass transistor, with each of the discharge transistors being selectively programmed to provide additional preselected bus operational characteristics, multiple, programmable discharge transistors, thus selectably imposing encoded and multilevel logic signals on the data bus. In another embodiment, a bidirectional data transfer bus circuit couples two data busses while imposing a limited, controlled voltage swing during the transfer. One preferred embodiment couples a first data bus and a second data bus with cross-linked inverters. Interposed between the inverters, and its associated bus, is a respective pMOS pass transistor. Also, coupled between each input node and ground, is a signal discharge transistor, preferably nMOS, which facilitates data transfer between the buses. Each of the inverters is coupled with a clocked charge/discharge circuit, preferably using a common clock signal.

REFERENCES:
patent: 4835418 (1989-05-01), Hsieh
patent: 5491428 (1996-02-01), Pan

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuit technique for high speed low power data transfer bus does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuit technique for high speed low power data transfer bus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit technique for high speed low power data transfer bus will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3649041

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.