Systems and processes for asymmetrically shrinking a VLSI...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000

Reexamination Certificate

active

07055114

ABSTRACT:
Processes, software and systems asymmetrically shrink a layout for a VLSI circuit design. A first VLSI circuit design layout, defined by a first fabrication process with first design rules, is asymmetrically scaled to a second VLSI circuit design layout defined by a second fabrication process with second design rules. Layouts of one or more leaf cells of the second VLSI circuit design layout are processed to ensure conformity to the second design rules.

REFERENCES:
patent: 5612893 (1997-03-01), Hao et al.
patent: 5936868 (1999-08-01), Hall
patent: 6699627 (2004-03-01), Smith et al.
patent: 6756242 (2004-06-01), Regan

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Systems and processes for asymmetrically shrinking a VLSI... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Systems and processes for asymmetrically shrinking a VLSI..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Systems and processes for asymmetrically shrinking a VLSI... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3643513

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.