Process for designing comparators and adders of small depth

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000, C716S030000

Reexamination Certificate

active

07020865

ABSTRACT:
Logic circuits for logical operations, based on a function fN=x1OR (x2AND (x3OR (x4AND . . . xN. . . ))) or f′N=x1AND (x2OR (x3AND (x4OR . . . xN. . . ))), are designed by defining a top portion of the logic circuit based on a pre-selected pattern of 2-input $ and @ gates. The top portion has N inputs and approximately N/3 outputs. A smaller logic circuit is defined having approximately N/3 inputs coupled to the outputs of the top portion. In one embodiment, the circuit is designed for a circuit having N′ inputs, where N′ is 3nor 2*3n, and the N′−N most significant inputs are set to fixed values. The extra gates are removed resulting in a minimum depth circuit. In another embodiment, the depth is further reduced in some cases by designing a circuit for N−1 inputs and transforming the circuit to an N-input circuit. The $ and @ gates are converted to AND and/or OR gates, depending on the function.

REFERENCES:
patent: 6367054 (2002-04-01), Talwar
patent: 2001/0044708 (2001-11-01), Talwar et al.
patent: 2002/0026465 (2002-02-01), Rumynin et al.
patent: 2002/0078110 (2002-06-01), Rumynin et al.
Cortadella, “Timing-Driven Logic Bi-Decomposition”, Jun. 2003, IEEE Transactions on Computer-Aided Design of Integrated Circuits, vol. 22, iss. 6, pp. 675-685.
U.S. Appl. No. 10/017,802, Optimization of Comparator Architecture, filed Dec. 12, 2001.
U.S. Appl. No. 10/017,792, Opitimziation of an Adder Based Circuit Architecture, filed Dec. 12, 2001.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for designing comparators and adders of small depth does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for designing comparators and adders of small depth, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for designing comparators and adders of small depth will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3576982

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.