Low resistance semiconductor process and structures

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S343000, C257S345000

Reexamination Certificate

active

06977418

ABSTRACT:
A process for forming a semiconductor device comprises the steps of providing a semiconductor substrate assembly comprising a semiconductor wafer having an active area formed therein, a plurality of transistor gates each having a TEOS cap thereon and a pair of nitride spacers along each gate, a plurality of conductive plugs each contacting the wafer, and a BPSG layer overlying the transistor gates and contacting the active area. A portion of the BPSG layer is etched thereby exposing the TEOS caps. A portion of the BPSG layer remains on the active area after completion of the etch. Subsequently, a portion of the TEOS caps are removed to expose the transistor gates and a titanium silicide layer is formed simultaneously to contact the transistor gates and the plugs. An inventive structure resulting from the inventive process is also described.

REFERENCES:
patent: 5198384 (1993-03-01), Dennison
patent: 5262343 (1993-11-01), Rhodes et al.
patent: 5381302 (1995-01-01), Sandhu et al.
patent: 5422296 (1995-06-01), Lage
patent: 5536683 (1996-07-01), Lin et al.
patent: 5627093 (1997-05-01), Hachisuka et al.
patent: 5854127 (1998-12-01), Pan
patent: 5899742 (1999-05-01), Sun
patent: 5998257 (1999-12-01), Lane et al.
patent: 6013547 (2000-01-01), Liaw
patent: 6066881 (2000-05-01), Shimizu et al.
patent: 6096638 (2000-08-01), Matsubara
patent: 6175146 (2001-01-01), Lane et al.
patent: 6261899 (2001-07-01), Lane et al.
patent: 6277758 (2001-08-01), Ko
patent: 6294420 (2001-09-01), Tsu et al.
patent: 6486060 (2002-11-01), Hermes et al.
Copending Application: “Undoped Silicon Dioxide As Etch Mask For Patterning Of Doped Silicon Dioxide,” U.S. Appl. No. 08/958,290, docket No. 11675.134, filed Oct. 27, 1997.
Copending Application: “Undoped Silicon Dioxide As Etch Stop For Selective Etch Of Doped Silicon Dioxide,” U.S. Appl. No. 08/846,671, docket No. 11675.114, filed Apr. 30, 1997.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low resistance semiconductor process and structures does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low resistance semiconductor process and structures, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low resistance semiconductor process and structures will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3513790

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.