Dynamic delayed transaction buffer configuration based on...

Electrical computers and digital data processing systems: input/ – Intrasystem connection – Bus interface architecture

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C710S105000, C710S056000

Reexamination Certificate

active

06877060

ABSTRACT:
An input circuit is coupled to a first bus to transfer a delayed transaction (DT) data having a transaction identifier to one of N buffers. The input circuit is dynamically configured according to a bus frequency. N is a positive integer. The one of the N buffers is associated with the transaction identifier. An output circuit is coupled to the buffers to transfer the DT data from the one of the N buffers to a second bus operating at the bus frequency. The output circuit is dynamically configured according to the bus frequency.

REFERENCES:
patent: 4006466 (1977-02-01), Patterson et al.
patent: 4684829 (1987-08-01), Uratani
patent: 4947366 (1990-08-01), Johnson
patent: 5533204 (1996-07-01), Tipley
patent: 5535340 (1996-07-01), Bell et al.
patent: 5608876 (1997-03-01), Cohen et al.
patent: 5708794 (1998-01-01), Parks et al.
patent: 5815677 (1998-09-01), Goodrum
patent: 5857082 (1999-01-01), Murdoch et al.
patent: 5870567 (1999-02-01), Hausauer et al.
patent: 5892931 (1999-04-01), Cohen et al.
patent: 5941970 (1999-08-01), Lange
patent: 5991833 (1999-11-01), Wandler et al.
patent: 6047349 (2000-04-01), Klein
patent: 6065087 (2000-05-01), Keaveny et al.
patent: 6067590 (2000-05-01), Pettey et al.
patent: 6073201 (2000-06-01), Jolley et al.
patent: 6081863 (2000-06-01), Kelley et al.
patent: 6175889 (2001-01-01), Olarig
patent: 6247161 (2001-06-01), Lambrecht et al.
patent: 6266731 (2001-07-01), Riley et al.
patent: 6295568 (2001-09-01), Kelley et al.
patent: 6298408 (2001-10-01), Park
patent: 6442642 (2002-08-01), Brooks
patent: 6449677 (2002-09-01), Olarig et al.
patent: 6745264 (2004-06-01), Luke et al.
Arthur J. Bernstein, David S. Gerst, Wai-Hong Leung, and Philip M. Lewis, “Design and Performance of an Assertional Concurrency Control System”, 1998, University of New York at Stony Brook, Data Engineering, 1998. Proceedings., 14th International Conf..

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Dynamic delayed transaction buffer configuration based on... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Dynamic delayed transaction buffer configuration based on..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic delayed transaction buffer configuration based on... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3407062

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.