Data phase alignment circuitry

Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327152, H04L 700, H04L 2536, H04L 2540

Patent

active

055090370

ABSTRACT:
A data phase alignment circuit (34) is provided to align incoming plesiochronous data with a known clock phase. Multiple phases of a clock signal are provided to a data capture circuit (40), which captures the incoming plesiochronous data with at least one of the clock phases. A data transition decoder (44) then determines the time of data transition with respect to the multiple phases of the clock. The captured data is then realigned with a selected phase of the multiple clock phases by a data retimer circuit (50) and provided as the output (64). The resultant data is therefore aligned with a known phase of the clock signal and is no longer plesiochronous with respect to the clock signal. Data shifting due to data jitter, drift and wander may also be correct with a slip buffer (38).

REFERENCES:
patent: 4012598 (1977-03-01), Wiley
patent: 4860283 (1989-08-01), Takano et al.
patent: 5022056 (1991-06-01), Henderson et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Data phase alignment circuitry does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Data phase alignment circuitry, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Data phase alignment circuitry will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-331364

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.