Method and interlevel dielectric structure for improved...

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S618000, C438S621000, C438S634000, C438S637000

Reexamination Certificate

active

06812142

ABSTRACT:

BACKGROUND AND SUMMARY OF THE INVENTION
The present invention relates to integrated circuit structures and fabrication methods.
In integrated circuit fabrication, a key area of concentration has been the fabrication of contacts. Contact holes must usually be etched down through a significant thickness of interlevel dielectric, and significant issues arise. Contact holes are normally etched simultaneously to the active region and to the poly-1 level (polycide gate conductor), and thus the interlevel dielectric will be much thicker over some locations, especially when the dielectric has been planarized. (Planarization of the interlevel dielectric is highly desirable to minimize topographic excursion, but means that in some locations the contact holes may tend to have a very large aspect ratio.) This means that a large amount of overetch must be tolerated at the contacts to the poly-1 level.
For best mechanical properties of the metal layer, it would be desirable to provide sloped contact hole sidewalls. This has commonly been done with oxide reflow techniques, in which a short high-temperature treatment of a doped silicate glass produces nicely rounded corners (due to the surface tension effects on the silicate glass layer when it softens). One problem with this approach is that the required time at high-temperature is increasingly undesirable as geometries shrink.
Another approach has been to use a fairly isotropic etch, to produce a contact hole with sloped sidewalls; but this consumes a large area. The lateral spread of the contact sidewalls means that a significant spacing must be required between contacts to active and the poly-1 layer, to prevent shorts to poly-1.
To achieve the best packing density, it would be desirable to use holes with nearly vertical sidewalls. However, such holes have a high aspect ratio (height/width ratio), and pose processing difficulties. Such geometries may present difficulties in completely filling the contact hole, or may cause an undesirable lack of planarity where the metal layer crosses over the hole. Such problems have been addressed by “stud contact” processes (where deposition and etchback of a highly conformal metal, such as W, precede deposition of a following metal such as Al:Cu). However, such processes add expense and complexity, and are more often used for vias than contacts.
One proposed method uses a second poly as the “landing pads” for bitline contacts in the matrix. In this way, the wordlines are protected thereby allowing for zero contact-to-gate spacing. The drawback is that this method cannot be used in the periphery due to contact resistance problems which result in slower operation of the device.
Another method uses a silicon nitride deposition on top of the polycide prior to pattern and etch. (See Singer, “A New Technology for Oxide Contact and Via Etch”, S
EMICONDUCTOR
I
NTERNATIONAL
, August 1993, p.36, which is hereby incorporated by reference.) Through the use of highly selective nitride to oxide etch selectivities, this will reduce the possibility of the contact touching the top of the polycide; however, it can still make contact along the sidewall due to the removal of the oxide spacer. Additionally, this does not address the problem of overetching the field oxide during the spacer etch.
Still another proposed method uses an Al
2
O
3
etch-stop layer to achieve a zero-margin contact process. (See Fukase et al., “A Margin-Free Contact Process Using an Al
2
O
3
Etch-Stop Layer for High-Density Devices,” 1992 IEDM P
ROCEEDINGS
33.3, which is hereby incorporated by reference.).
The present application sets forth a new approach to contact formation, using a combination of isotropic and anisotropic etch steps to produce a contact profile which has steep sidewalls at its bottom portion and sloped sidewalls at its top portion. This approach recognizes that the constraints on the top part of the contact hole are different from those on the bottom part of the contact hole, and accordingly obtains the advantages of both steep-sidewall and sloped-sidewall geometries:
at the lower level, the contact occupies only a small area, and hence it is not necessary to impose large minimum spacing from the contact to adjacent polysilicon;
at the upper level, the contact has nicely sloped sidewalls, so that problems of metal voids and cracking, and electromigration are greatly simplified.
The present application also describes a new method of forming sub-micron contact utilizing Si
3
N
4
(or other dielectric film with good etch selectivity to oxide film) as an etch stop for a WET oxide etch. After the wet etch, an anisotropic plasma etch is used to cut a substantially vertical contact hole through the nitride and underlying layers. Thus, the resulting contact hole has a “Y”-shaped profile.
Since the lower silicate glass layer and the nitride layer are not highly planarized, they provide area-efficient protection of the devices from any lateral encroachments which might occur during contact etching. Most of the planarization is performed in the upper silicate glass layer.
Thus, the lower silicate glass layer and the nitride layer provide self-aligned protection for the gate layer. This protection ensures that no possible combination of geometries will permit the contact etch to create a short circuit to the gate layer.
According to a disclosed class of innovative embodiments, there is provided: A fabrication method, comprising the steps of: providing a partially fabricated integrated circuit structure which includes transistors; forming an interlevel dielectric structure over said transistors, said interlevel dielectric including at least a lower layer having a first composition, a middle layer having a second composition which is different from said first composition, and an upper layer having a third composition which is different from said second composition; etching through said upper layer, using a relatively isotropic etch process which is selective to said second composition; etching through said middle and lower layers, using a relatively anisotropic etch process, to expose portions of said transistors; and depositing and patterning a thin-film conductor layer, to interconnect said transistors in a desired pattern.
According to another disclosed class of innovative embodiments, there is provided: A fabrication method, comprising the steps of: providing a partially fabricated integrated circuit structure which includes transistors; forming an interlevel dielectric structure over said transistors, said interlevel dielectric including at least a lower layer consisting predominantly of silicate glass, a middle layer consisting predominantly of silicon nitride, and an upper layer consisting predominantly of doped silicate glass; etching through said upper layer, using a relatively isotropic etch process which is selective to said second composition; etching through said middle and lower layers, using a relatively anisotropic etch process, to expose portions of said transistors; and depositing and patterning a thin-film conductor layer, to interconnect said transistors in a desired pattern.
According to another disclosed class of innovative embodiments, there is provided: A method, comprising the steps of: providing a partially fabricated integrated circuit structure which includes transistors; forming an interlevel dielectric structure over said transistors, said interlevel dielectric including at least a lower layer having a first composition, a middle layer having a second composition which is different from said first composition, and an upper layer having a third composition which is different from said second composition; etching through said upper layer, using a wet etch process which is selective to said second composition; etching through said middle and lower layers, using a relatively anisotropic plasma etch process, to expose portions of said transistors; and depositing and patterning a thin-film conductor layer, to interconnect said transistors in a desired pattern.
According to another disclosed class of innovative emb

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and interlevel dielectric structure for improved... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and interlevel dielectric structure for improved..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and interlevel dielectric structure for improved... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3284376

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.