Complementary MOS transistors having p-type gate electrodes

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S358000

Reexamination Certificate

active

06768174

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a complementary MOS semiconductor device having a resistor circuit structured on an SOI (silicon on insulator) substrate, in which a low voltage operation, low power consumption, and high driving capability are required, and particularly to a power management semiconductor device such as a voltage detector (hereinafter referred to as VD), a voltage regulator (hereinafter referred to as VR), or a switching regulator (hereinafter referred to as SWR) or an analog semiconductor device such as an operational amplifier or a comparator.
2. Description of the Related Art
Complementary MOS semiconductor devices having a resistor circuit in which a resistor is formed of polycrystalline silicon or the like are widely used.
FIG. 18
shows the structure of a conventional semiconductor device provided with a resistor circuit. The semiconductor device is composed of a complementary MOS structure (hereinafter referred to as CMOS) which is comprised of an n-channel MOS transistor (hereinafter referred to as NMOS) a gate electrode of which is comprised of n+ polycrystalline silicon and a p-channel MOS transistor (hereinafter referred to as PMOS) which is formed in an n-well region and a gate electrode of which is also comprised of n+ polycrystalline silicon, and a resistor which is formed on a field insulating film and which is used for a voltage dividing circuit for dividing a voltage or a CR circuit for setting a time constant, which are all formed on a p-type semiconductor substrate (for example, refer to patent document 1)
JP 10-303315 A (page. 1, and
FIG. 1
)
In the complementary MOS (CMOS) semiconductor device having a resistor circuit, n+ polycrystalline silicon is often used for a gate electrode in view of the ease of manufacture and stability. In this case, an NMOS is a surface channel type based on the relationship of a work function between the gate electrode and the semiconductor substrate while in a PMOS, a threshold voltage is about −1 V based on the relationship of a work function between the gate electrode and the semiconductor substrate. Thus, when impurity implantation is conducted in order to reduce the threshold voltage, the PMOS becomes a shallow buried channel type in which a channel is formed in the portion that is beneath the surface of the substrate. The buried channel type has an advantage that mobility is high since a carrier passes through the interior of the substrate. However, in the buried channel type device, when the threshold voltage is lowered, the subthreshold characteristics are severely deteriorated, which leads to an increase in leak current. Therefore, it is more difficult to attain a lower voltage and a shorter channel in the PMOS than in the NMOS.
Further, as a structure that realizes a lower voltage in both the NMOS and the PMOS, there is known the same polarity gate structure in which the polarity of a gate electrode is the same as the polarity of a transistor, as shown in
FIGS. 19
or
20
. In this structure, n+ polycrystalline silicon is used for the gate electrode of an NMOS transistor and p+ polycrystalline silicon is used for the gate electrode of a PMOS transistor. Thus, both the NMOS transistor and the PMOS transistor are of the surface channel type, which can suppress a leak current, thereby being capable of attaining a lower voltage. However, the number of manufacturing steps is increased because the polarities of the gate electrodes are different from each other, which invites an increase in manufacturing cost and manufacturing time. Further, in an inverter circuit, which is the most basic type of circuit element in general, a connection between the gates of the NMOS and the PMOS through metal is avoided in order to improve surface efficiency. The inverter circuit is laid out with one continuous polycrystalline silicon or a polycide structure that consists of a laminated structure of polycrystalline silicon and high melting point metal silicide from the NMOS to the PMOS in a plane manner. Then, there are problems in terms of costs and characteristics in that, in the case of the polycrystalline silicon single layer shown in
FIG. 19
, impedance of a pn junction in the polycrystalline silicon is high and thus is unpractical, and in that, in the case of the polycide structure shown in
FIG. 20
, n-type and p-type impurities diffuse to the gate electrodes having opposite conductivities, respectively, at high speed in the high melting point metal silicide during heat treatment in a step, as a result of which the work function varies, and the threshold voltage is not stable.
Further, in recent years, while reduction in size and reduction in weight has progressed, lower power consumption, higher speed, and increased functionality are required in portable equipment such as portable telephones or PDAs. Along with this, electronic components that constitute the portable equipment need to be reduced in size and operated at a higher speed. However, a power management semiconductor device such as a switching regulator needs to have a withstand voltage of about 10 V, and thus, is difficult to be operated at a higher speed resulting from the attainment of higher definition.
SUMMARY OF THE INVENTION
The present invention has been made in view of the above, and therefore an object of the present invention is to provide a complementary MOS semiconductor device which is manufactured at low cost and in a short manufacturing period, enables low voltage operation, and has low power consumption and high driving ability and which can realizes a power management semiconductor device or an analog semiconductor device at high speed operation.
In order to solve the above object, the present invention takes the following means.
(1) There is provided a SOI complementary MOS semiconductor device, which is constituted by an n-type MOS transistor, a p-type MOS transistor, and resistors which are formed on a semiconductor thin film layer in an SOI (silicon on insulator) substrate which is constituted by an insulating film formed on a semiconductor substrate and the semiconductor thin film layer formed on the insulating film, in which: a polarity of a gate electrode of the n-type MOS transistor is p-type; a polarity of a gate electrode of the p-type MOS transistor is p-type; and the resistors are formed of a material different from that for the p-type gate electrode of the n-type MOS transistor and the p-type gate electrode of the p-type MOS transistor.
There is provided a SOI complementary MOS semiconductor device, in which:
(2) the p-type gate electrode of the n-type MOS transistor and the p-type gate electrode of the p-type MOS transistor are formed of first polycrystalline silicon;
(3) the p-type gate electrode of the n-type MOS transistor and the p-type gate electrode of the p-type MOS transistor are formed of a laminate polycide structure that consists of a lamination layer of first polycrystalline silicon and first high melting point metal silicide;
(4) the resistors are formed of second polycrystalline silicon that is different from a material for the p-type gate electrode of the n-type MOS transistor and the p-type gate electrode of the p-type MOS transistor;
(5) the resistors formed of the second polycrystalline silicon include at least a first n-type resistor at a relatively low concentration;
(6) the resistors formed of the second polycrystalline silicon include at least a second n-type resistor at a relatively high concentration;
(7) the resistors formed of the second polycrystalline silicon include at least a first p-type resistor at a relatively low concentration;
(8) the resistors formed of the second polycrystalline silicon include at least a second p-type resistor at a relatively high concentration;
(9) the p-type gate electrode formed of the first polycrystalline silicon has a film thickness of 2000 Å to 6000 Å;
(10) in the p-type gate electrode formed of the laminate polycide structure that consists of the lamination layer o

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Complementary MOS transistors having p-type gate electrodes does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Complementary MOS transistors having p-type gate electrodes, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Complementary MOS transistors having p-type gate electrodes will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3209299

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.