Method for the determination of resistances and capacitances...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000

Reexamination Certificate

active

06701492

ABSTRACT:

BACKGROUND OF THE INVENTION
Field of the Invention
The present patent application relates to a method for determining resistances and capacitances of a circuit diagram.
In producing an electrical semiconductor component, a large number of development steps are carried out, starting from an idea up to the finished product. One possibility for representing the conceived electrical circuit is producing a circuit diagram. Here resistors, capacitors, coils, transistors, diodes, etc., are arranged as electrical components and are connected by electrical lines. Here the electrical lines themselves have ideal properties, so that, for example, they have no resistance and no capacitance. In a subsequent development step, from the circuit diagram, a layout is produced that can be used to manufacture masks for the semiconductor production. In the layout, electrical lines are realized as real components. A line of the layout is for example fashioned as a metallic structure, whereby crossings and junctions, as well as contacts, are provided in metallization planes that are situated at higher or lower levels, which very probably have an electrical resistance and capacitance in relation to their surroundings. These parasitic resistances and capacitances cause delays in the electrical signals, which become more serious as the miniaturization of the components increases, and can even dominate the overall runtime of the signals. As a consequence, the delay time of the electrical connections in comparison to the delay time of the electrical components becomes more and more important. Because the delay time of the real electrical lines of the layout is not taken into account in the idealized electrical connections of the circuit diagram, it is necessary for circuit developers to insert additional parasitic resistances and capacitances into the circuit diagram, in order to simulate the electrical behavior of real lines. From the prior art, it is known that this is carried out by a circuit developer who makes a rough estimate of the parasitic capacitances and resistances. Here it is known that what are called &pgr;-equivalent circuits are used to simulate a real line. A &pgr;-equivalent circuit is made up of an electrical input and an electrical output, connected with one another with a resistor. In addition, both the input and the output are connected to a reference potential by a respective capacitor. A disadvantage of this method known from the prior art is that the values estimated by a circuit developer for the &pgr;-equivalent circuit often agree very poorly with the real layout, so that the weaknesses of the layout cannot be detected through the simulation of the circuit diagram.
Another method for extracting parasitic properties of a layout is indicated for example in U.S. Pat. No. 6,128,768. Here it is described how the parasitic properties of a layout can be extracted from this layout.
SUMMARY OF THE INVENTION
The object of the invention is to indicate a method that determines capacitances or resistances of a circuit diagram from a layout that represents the circuit diagram.
The method includes steps of:
providing a circuit diagram including a first component having a first electrical terminal connection, a second component having a second electrical terminal connection, a resistor, a capacitor, and an electrically connected circuit diagram network;
providing a layout representing the circuit diagram; in the layout, determining an electrically connected layout network representing the circuit diagram network;
using the first electrical terminal connection to connect the first component with the circuit diagram network;
in the layout network, determining a first electrical terminal connection corresponding to the first electrical terminal connection of the circuit diagram network;
using the second electrical terminal connection to connect the second component with the circuit diagram network;
in the layout network, determining a second electrical terminal connection corresponding to the second electrical terminal connection of the circuit diagram network;
in the layout, determining a first moment of a transmission path between the first electrical terminal connection and the second electrical terminal connection;
in the circuit diagram, determining a second moment of a transmission path of between the first electrical terminal connection and the second electrical terminal connection;
predetermining a relationship between the first moment and the second moment; and
choosing a value of a component, which is selected from the group consisting of the resistor and the capacitor, enabling the relationship to be satisfied.
With the inventive method, it is possible to extract the parasitic electrical behavior of a layout from the layout and to simulate it in a circuit diagram. In this way, the expected electrical behavior of a circuit that is represented in a circuit diagram can be calculated using improved values for the capacitances and resistances it contains. The invention advantageously makes it possible to easily simulate the electrical behavior of a layout, by means of simple resistances and capacitances. In addition, the simulation has a very high degree of precision, because the parasitic components are extracted from the layout.
A further construction of the invention provides that the value of the resistance or the value of the capacitance of the circuit diagram is iteratively optimized until the relationship is satisfied. The iterative method can for example be an optimization method for determining suitable resistance or capacitance values.
Another variant of the method provides that the relationship includes the property that the second moment is between 0.9 and 1.1 times as large as the first moment.
The indicated range for the relationship between the first moment and the second moment has the advantage that in this range, the agreement of the moments is sufficient for the electrical behavior to be simulated with sufficient precision.
A further advantageous construction of the inventive method provides that the first moment and the second moment are of the same order. This has the advantage that the moments can be compared with one another directly, so that the corresponding time response of the layout can be carried over into a time response of the circuit diagram. The order of the moments relates to the transient response between the first electrical terminal connection and the second electrical terminal connection. For example, a simple lowpass circuit having one resistor and one capacitor has only a first-order time response, which can be described by a decay time &tgr; and which corresponds to a first-order moment. Correspondingly, a second-order or third-order lowpass likewise has moments in the transient response that are second- or third-order.
A further construction of the method provides that the first and second moment are both first-order. This has the advantage that the simulation of the time response can be limited to the first-order response, which reproduces, to a good approximation, the time response of the transmission path.
In addition, it is inventively provided that the resistor or the capacitor is a component of a &pgr;-equivalent circuit that connects an input node and an output node through a resistor. The &pgr;-equivalent circuit connects the input node and the output node to a reference potential through a respective capacitor. A &pgr;-equivalent circuit can easily simulate a parasitic line.
In addition, the inventive method provides that the connection in the layout between the first electrical terminal connection and the second electrical terminal connection is disassembled into layout subparts. Values of the resistance and of the capacitance of a &pgr;-equivalent circuit are determined from the geometry of a layout subpart. In this way, it is possible to describe each of the individual layout subparts through a &pgr;-equivalent circuit.
A further construction of the inventive method provides that the layout subpart is selected such that it has as an end

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for the determination of resistances and capacitances... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for the determination of resistances and capacitances..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for the determination of resistances and capacitances... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3203658

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.