Method of detecting a source strobe event using change...

Electrical computers and digital data processing systems: input/ – Intrasystem connection

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C713S400000, C713S503000, C713S600000

Reexamination Certificate

active

06651122

ABSTRACT:

FIELD OF THE INVENTION
The invention relates to computer systems, and more particularly to a method of using change detection to detect a source strobe event on a source strobed computer system bus.
BACKGROUND OF THE INVENTION
Several of today's computer system architectures employ a source strobed bus and method to transfer data between devices. In a typical source strobe architecture, the transmitting device transmits to the receiving device a clock signal/strobe and data. The strobe alerts the receiving device that valid data has been transmitted over the bus. This is typically referred to as a source strobe or “clock forwarding” event. Computer bus architectures such as AGP (accelerated graphics port), DDR SDRAM (double data rate synchronous dynamic random access memory), and RDRAM (Rambus random access memory) utilize source strobes in this manner.
Source strobe techniques allow data to be transmitted at higher speeds because the flight time and distribution delays of the clock signal and the data are matched. Often times, data is transferred on both rising and falling edges of the strobe. Source strobe techniques, however, require extraordinary care in matching the delays of the data and source clock signals, as well as minimizing the asymmetry of the source strobe itself (i.e., the differences in delays between the rising and falling edges of the strobe). In a typical source strobed bus, both rising and falling edges of the strobe are used to clock data., but there is a difference in the rising and falling edge delays caused by intrinsic (delay through a component) and extrinsic (delay caused by loading on the component output) delays of the system.
The intrinsic delay can typically be minimized, but the extrinsic delay is a factor of how many loads are being driven and the wire lengths of the loads. The extrinsic delay is basically a non-linear RC (resistance times capacitance) curve making the extrinsic delay a “wild card” in attempting to balance the delays. The on-die wire lengths must be managed and the number of loads must be equalized to minimize the asymmetry of the strobes. This can be illustrated with the following example. Let a strobe pulse have a period of 5 nano-seconds (nsecs). In a perfect system, the 5 nsec period would yield a pulse with a 2.5 nsec high and a 2.5 nsec low. Unfortunately, the intrinsic delays are different when driving from a high to a low, than they are when driving from a low to a high. The extrinsic delays are also different. Consequently, the ideal 5 nsec pulse may actually be 3 nsec high and 2 nsec low. The time lost due to this asymmetry cuts into the extremely tight timing specifications of the source strobed bus and thus, must be minimized.
Typically, the core logic of the receiving device does not interface directly with the source strobed bus. Often times, the logic necessary to capture data from the bus is carefully placed in what is commonly referred to as an I/O (input/output) or data macro. The I/O macro is replicated many times along the edge of the die of the receiving device's integrated circuit (IC). Special care is taken to distribute the source strobe to each of the I/O macros in a manner that substantially guarantees a minimum skew and asymmetry of the source clock strobe so that the strobe may be aligned within a specific data eye of the transmitted data. Typically, once the data has been captured in the I/O macros, the data is transferred into another clock domain by moving the data to the core logic of the receiving devices. The core logic clock domain has substantially less stringent timing requirements than the source strobe clock domain because the core logic clock typically operates at a slower rate than the source strobe clock.
Some of today's source strobed bus architectures such as e.g., DDR and RDRAM use a bus protocol in which each device connected to the bus agrees on when a strobe event occurs and how many events will occur. The information concerning the timing and number of events are passed between the devices through signals separate from the tightly controlled source strobed data path. In other architectures such as e.g., AGP, some source strobe events are isochronous in nature (i.e., the event may occur at unknown times). These architectures must rely on one or more flip-flops that toggle with each strobe event. The flip-flops are sampled within the less stringent clock domain to see if a strobe event occurred. Both of these architectures and protocols, however, experience the following problems that adversely impact the skew and asymmetry of the source strobes.
When distributed internal to an IC, the strobe delays must closely match the data delays. The strobe is distributed to capture data in flips-flops within the I/O macros. When the strobes are used outside the data path to toggle other non-data related flip-flops, the IC must be designed to either: (1) maintain the uniformity of the I/O macros by including toggle flip-flops in each macro; or (2) place toggle flip-flops are outside the tightly controlled I/O macro. The first choice adds substantially more load to every strobe and thus, adversely impacts the strobe delay and asymmetry. The second choice forces the IC designer to use the strobe clock outside the well controlled I/O macros in order to toggle a single flip-flop. This induces large uncontrolled wire delays on the strobe distribution, which cuts into the budget allotted for skew and asymmetry.
Thus, there is a desire and need for a technique to detect a source strobe event in the less stringent clock domain in a manner that will not adversely impact the skew and asymmetry of the internally distributed source strobe.
SUMMARY OF THE INVENTION
The invention provides a technique to detect a source strobe event in a clock domain that is less stringent than the source strobe domain and in a manner that will not adversely impact the skew and asymmetry of the internally distributed source strobe.
The above and other features and advantages are achieved by a hub based computer system having a central hub that communicates with a plurality of satellite devices over respective link buses. Each link bus is substantially the same and adheres to a predefined link bus protocol. The link bus protocol establishes a method in which data receiving circuitry of a target device can be put into a known state during a final stage of a source strobe event such as e.g., a data transfer. Once in the known state, the source strobes are stopped on the link bus. The target device uses internal logic clocked by a system clock rather than the source strobe to continuously sample the state of the receiving circuitry to see if the state has deviated from the known state. A change detect circuit determines if the receiving circuitry has deviated from the known state and if so, detects a new source strobe event. The change detect circuit detects the new event without increasing the load on the source strobe, without routing the strobe outside of the receiving circuitry and in the less stringent clock domain, which allows greater control of the skew and asymmetry of the source strobe. This allows the system to achieve substantially higher data transfer rates than conventional source strobe systems.


REFERENCES:
patent: 4748588 (1988-05-01), Norman et al.
patent: 5272729 (1993-12-01), Bechade et al.
patent: 5448591 (1995-09-01), Goodrich
patent: 5796960 (1998-08-01), Bicevskis et al.
patent: 5919254 (1999-07-01), Pawlowski et al.
patent: 5991833 (1999-11-01), Wandler et al.
patent: 6016066 (2000-01-01), Ilkbahar
patent: 6029223 (2000-02-01), Klein
patent: 6047349 (2000-04-01), Klein
patent: 6070215 (2000-05-01), Deschepper et al.
patent: 6073186 (2000-06-01), Murray et al.
patent: 6092219 (2000-07-01), Porterfield
patent: 6094700 (2000-07-01), Deschepper et al.
patent: 6430697 (2002-08-01), Muljono
patent: 6463092 (2002-10-01), Kim et al.
patent: 6513091 (2003-01-01), Blackmon et al.
patent: 6522599 (2003-02-01), Ooishi et al.
patent: 6529993 (2003-03-01), Rogers et al.
patent: 6530047 (2003-03-01),

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of detecting a source strobe event using change... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of detecting a source strobe event using change..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of detecting a source strobe event using change... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3180908

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.